# PCA9450

## Power management IC for i.MX 8M application processor family

Rev. 2.3 — 8 July 2024

Product data sheet

## 1 General description

PCA9450 is a single chip Power Management IC (PMIC) specifically designed to support i.MX 8M family processor in both 1 cell Li-Ion and Li-polymer battery portable application and 5 V adapter non-portable applications. It supports various memory types (DDR4/LPDDR4/DDR3L, etc.) via system UBOOT configuration, which does not require hardware change.

The device provides six high efficiency step-down regulators, five LDOs, one 400 mA load switch, 2-channel level translator and 32.768 kHz crystal oscillator driver. Three buck regulators support Dynamic Voltage Scaling (DVS) feature along with programmable ramping up and down time and those buck regulators support remote sense to compensate IR drop to load from buck regulator. This device is characterized across -40 °C to 105 °C ambient temperature range.

Six step-down regulators are designed to provide power for i.MX 8M application processor and DRAM memory. Two LDOs, LDO1 and LDO2, feature very low quiescent current to provide power for Secure Non-Volatile Storage (SNVS) since these LDOs are always ON when input voltage is valid.

PCA9450 integrates logic translator which is a 2-bit, dual supply translating transceiver with auto direction sensing. It enables bidirectional voltage level translation. It can be used as I<sup>2</sup>C level translator. 400 mA load switch is to supply 3.3 V power supply to SD card, which has internal discharge resistor.

PCA9450 has three versions: PCA9450AA is companion PMIC for (i.MX 8M Mini), PCA9450B is companion PMIC for i.MX 8M Nano and PCA9450C is companion PMIC for i.MX 8M Plus.

The PCA9450 is offered in 56-pin HVQFN package, 7 mm x 7 mm, 0.4 mm pitch.

#### 2 Features and benefits

- Six high-efficiency step-down regulators
  - Three 3 A buck regulators with DVS feature and remote sense
    - PCA9450AA Three 3 A buck regulators
    - PCA9450B Two 3 A buck regulators
    - PCA9450C 6 A dual-phase buck regulator and 3 A buck regulator
- · One 3 A buck regulator
- Two 2 A buck regulators
- Five linear regulators
  - Two 10 mA LDOs
  - One 150 mA LDO
  - One 200 mA LDO
  - One 300 mA LDO
- Support various memory types: DDR4/LPDDR4/DDR3L via system UBOOT configuration, no hardware change required
- 400 mA load switch with built-in active discharge resistor
- 32.768 kHz crystal oscillator driver and buffer output



### Power management IC for i.MX 8M application processor family

- · Two channel logic level translator
- Power control IO
  - Power ON/OFF control
  - Standby/run mode control
- Fm+ 1 MHz I<sup>2</sup>C-bus interface
- ESD protection
  - Human Body Model (HBM): +/- 2000 V
  - Charged Device Model (CDM): +/-500 V
- 7 mm x 7 mm, 56-pin HVQFN with 0.4 mm pitch

## 3 Applications

- IoT Devices
- Tablet
- Electronic Point of Sale (ePOS)
- · Industrial application

# 4 Ordering information

#### Table 1. Ordering information

| Type number | Topside   | AP platform  | Package                                                                                                                |                                                                                                                |          |
|-------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|
| Type Humber |           |              | Name                                                                                                                   | Description                                                                                                    | Version  |
| PCA9450AAHN | PCA9450AA | i.MX 8M Mini | HVQFN56 thermal enhanced very thin quad flat package; no leads; 56 terminals; 0.4 mm pitch, 7 mm x 7 mm x 0.85 mm body |                                                                                                                | SOT949-6 |
| PCA9450BHN  | PCA9450B  | i.MX 8M Nano | HVQFN56                                                                                                                | thermal enhanced very thin quad flat package; no leads; 56 terminals; 0.4 mm pitch, 7 mm x 7 mm x 0.85 mm body | SOT949-6 |
| PCA9450CHN  | PCA9450C  | i.MX 8M Plus | HVQFN56                                                                                                                | thermal enhanced very thin quad flat package; no leads; 56 terminals; 0.4 mm pitch, 7 mm x 7 mm x 0.85 mm body | SOT949-6 |

#### Table 2. Ordering options

| Type number | Orderable part number | Package | Packing<br>method | Minimum order quantity | Temperature range (T <sub>amb</sub> ) | Recommended temperature range (T <sub>J</sub> ) |
|-------------|-----------------------|---------|-------------------|------------------------|---------------------------------------|-------------------------------------------------|
| PCA9450AAHN | PCA9450AAHNY          | HVQFN56 | REEL 13"<br>Q1 DP | 2000                   | -40 °C to +105 °C                     | -40 °C to +125 °C                               |
| PCA9450BHN  | PCA9450BHNY           | HVQFN56 | REEL 13"<br>Q1 DP | 2000                   | -40 °C to +105 °C                     | -40 °C to +125 °C                               |
| PCA9450CHN  | PCA9450CHNY           | HVQFN56 | REEL 13"<br>Q1 DP | 2000                   | -40 °C to +105 °C                     | -40 °C to +125 °C                               |

### Power management IC for i.MX 8M application processor family

## 5 Block diagram



PCA9450

Power management IC for i.MX 8M application processor family

## 6 Pinning information

### 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Table 5. Fill description |     |      |                                                                                                                           |  |  |
|---------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin description           |     |      |                                                                                                                           |  |  |
| Symbol                    | Pin | Туре | Description                                                                                                               |  |  |
| LDO4                      | 1   | Р    | LDO4 output. Bypass with a 1 μF to Ground.                                                                                |  |  |
| LDO2                      | 2   | Р    | LDO2 output. Bypass with a 1 μF to Ground.                                                                                |  |  |
| LDO1                      | 3   | Р    | LDO1 output. Bypass with a 1 μF to Ground.                                                                                |  |  |
| VINT                      | 4   | Р    | Internal Power supply output pin. Bypass with 1 μF to Ground.                                                             |  |  |
| AGND                      | 5   | GND  | Analog ground pin. It should be connected to ground plane through Via. Do not short to EP directly on top layer           |  |  |
| RTC_RESET_B               | 6   | DO   | Reset output pin. It is High-Z after both LDO1 and LDO2 voltage are good. It is internally pulled up with LDO1 power rail |  |  |
| CLK_32K_OUT               | 7   | DO   | 32.768 kHz clock CMOS output with LDO1 power rail.                                                                        |  |  |

## Power management IC for i.MX 8M application processor family

Table 3. Pin description...continued

| Symbol      | Pin      | Туре | Description                                                                                                                                                                                                                                                      |
|-------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMIC_RST_B  | 8        | DI   | PMIC reset input pin. It is internally pulled up with LDO1 power rail. Once it is asserted low, PMIC performs reset.                                                                                                                                             |
| POR_B       | 9        | DO   | Power On reset output pin. Open drain output requiring external pull up resistor.                                                                                                                                                                                |
| XTAL_IN     | 10       | Al   | 32.768 kHz crystal oscillator input, tie to GND if X-tal is not used                                                                                                                                                                                             |
| XTAL_OUT    | 11       | AO   | 32.768 kHz crystal oscillator output, leave floating if X-tal is not used                                                                                                                                                                                        |
| SW_EN       | 12       | DI   | Load switch enable input pin. It has internal 1.5 $\mbox{M}\Omega$ pull down resistor.                                                                                                                                                                           |
| IRQ_B       | 13       | DO   | Open drain output to indicate Interrupt issued. It requires external pull up resistor.                                                                                                                                                                           |
| BUCK5FB     | 14       | AI   | BUCK5 output voltage sensing pin. If BUCK5 is not used, tie to INB45.                                                                                                                                                                                            |
| LX5         | 15       | Р    | BUCK5 switching node. If BUCK5 is not used, leave it floating.                                                                                                                                                                                                   |
| INB45       | 16,17,18 | Р    | BUCK4 / BUCK5 Input pins. Bypass with 10 μF and 4.7 μF to Ground                                                                                                                                                                                                 |
| LX4         | 19,20    | Р    | BUCK4 switching node. If BUCK4 is not used, leave them floating.                                                                                                                                                                                                 |
| BUCK4FB     | 21       | AI   | BUCK4 output voltage sensing pin. If BUCK4 is not used, tie to INB45.                                                                                                                                                                                            |
| SWIN        | 22       | Р    | Load switch input pin. Bypass with a 1 $\mu$ F to Ground. Leave it floating if not used (must connect to BUCK4, 3.3 V, if $I^2$ C level translator is used).                                                                                                     |
| SWOUT       | 23       | Р    | Load switch output pin. Bypass with a 1 μF to Ground. Leave it floating if not used.                                                                                                                                                                             |
| SDAH        | 24       | DIO  | Level translator high voltage IO pin, SDA referenced to SWIN, 3.3 V                                                                                                                                                                                              |
| SCLH        | 25       | DO   | Level translator high voltage IO pin, SCL referenced to SWIN, 3.3 V                                                                                                                                                                                              |
| SDAL        | 26       | DIO  | Level translator low voltage IO pin, SDA referenced to VINT, 1.8 V                                                                                                                                                                                               |
| SCLL        | 27       | DO   | Level translator low voltage IO pin, SCL referenced to VINT, 1.8 V                                                                                                                                                                                               |
| WDOG_B      | 28       | DI   | Active low watchdog reset input pin from application processor.                                                                                                                                                                                                  |
| SD_VSEL     | 29       | DI   | LDO5 voltage selection input pin. LDO5 output is 3.3 V when it is driven low and 1.8 V when driven high. VSEL pin should be tied low or high. Do not leave it floating.                                                                                          |
| R_SNSP3_CFG | 30       | AI   | BUCK3 output voltage remote sense pin in PCA9450AA.  Logic input pin in PCA9450B/C. This pin should be tied to SYS in PCA9450B, where BUCK3 is disabled. This pin is tied to GND in PCA9450C, where BUCK1 and BUCK3 are configured as dual phase buck regulator. |
| LX3         | 31,32    | Р    | BUCK3 switching node  If BUCK3 is not used by shorting R_SNSP3_CFG to VSYS, leave LX3 pins floating.                                                                                                                                                             |
| INB13       | 33,34,35 | Р    | BUCK1 / BUCK3 Input. Bypass with two 10 μF to Ground                                                                                                                                                                                                             |
| LX1         | 36,37    | Р    | BUCK1 switching node. Leave it floating if not used.                                                                                                                                                                                                             |
| R_SNSP1     | 38       | Al   | BUCK1 output voltage remote sensing pin. Tie to INB13 if not used.                                                                                                                                                                                               |

## Power management IC for i.MX 8M application processor family

Table 3. Pin description...continued

| Pin description |          |      |                                                                                                                                |
|-----------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin      | Туре | Description                                                                                                                    |
| PMIC_ON_REQ     | 39       | DI   | PMIC ON input from Application processor. When it is asserted high, the device starts power on sequence.                       |
| PMIC_STBY_REQ   | 40       | DI   | Standby mode input from Application processor. When it is asserted high, device enters STANDBY mode.                           |
| SCL             | 41       | DI   | I2C serial clock pin                                                                                                           |
| SDA             | 42       | DIO  | I2C serial data pin                                                                                                            |
| BUCK_AGND       | 43       | GND  | Buck reference GND for BUCK1,2,3. It should be connected to ground plane through Via. Do not short to EP directly on top layer |
| R_SNSP2         | 44       | Al   | BUCK2 output voltage remote sensing pin. Tie to INB26 if not used.                                                             |
| LX2             | 45,46    | Р    | BUCK2 switching node. Leave them floating if not used.                                                                         |
| INB26           | 47,48,49 | Р    | BUCK2 / BUCK6 Input. Bypass with 10 μF and 4.7 μF to Ground                                                                    |
| LX6             | 50,51    | Р    | BUCK6 switching node. Leave it floating if not used.                                                                           |
| BUCK6FB         | 52       | Al   | BUCK6 output voltage sensing pin. Tie to INB26 if not used.                                                                    |
| VSYS            | 53       | Р    | Internal power input. Bypass with a 1 µF to Ground                                                                             |
| LDO3            | 54       | Р    | LDO3 output. Bypass with a 2.2 μF to Ground.                                                                                   |
| LDO5            | 55       | Р    | LDO5 output. Bypass with a 1 μF to Ground.                                                                                     |
| INL1            | 56       | Р    | Power input pin for LDO1, LDO2, LDO3, LDO4 and LDO5. Bypass with a 4.7 $\mu F$ to Ground.                                      |
| EP              |          | GND  | Exposed PAD. All buck PGNDs are internally connected.                                                                          |

Power management IC for i.MX 8M application processor family

## 7 Functional description

#### 7.1 Features

The PCA9450 is a power management integrated circuit (PMIC) designed to be the primary power management for NXP application processors, i.MX 8M Mini, Nano and Plus.

- · Buck regulators
  - BUCK1, BUCK2, BUCK3: 0.6 V to 2.1875 V, 12.5 mV step, 3000 mA
  - BUCK4: 0.6 V to 3.4 V, 25 mV step, 3000 mA
  - BUCK5, BUCK6: 0.6 V to 3.4 V, 25 mV step, 2000 mA
  - Dynamic Voltage scaling on BUCK1, BUCK2 and BUCK3
  - Support remote sensing on BUCK1, BUCK2 and BUCK3
  - BUCK1-BUCK3 configurable as a 6 A dual phase regulator (PCA9450C)
  - Monitor fault condition
- LDO regulators
  - LDO1, 1.6 V to 1.9 V, 3.0 V to 3.3 V 100 mV step, 10 mA
  - LDO2, 0.8 V to 1.15 V with 50 mV step,10 mA
  - LDO3, 0.8 V to 3.3 V with 100 mV step, 300 mA
  - LDO4, 0.8 V to 3.3 V with 100 mV step, 200 mA
  - LDO5, 1.8 V to 3.3 V with 100 mV step, 150 mA, Voltage selection through SD VSEL pin
  - Monitor fault condition
- Support various memory types: DDR4/LPDDR4/DDR3L via system UBOOT configuration, no hardware change required
- · 400 mA Load switch for SD card
  - Built-in OCP protection
  - GPIO/I2C control
  - Built-in Active discharge resistor
- Two Channel logic level translator
- · 32.768 kHz Crystal Oscillator driver
  - Mux output with internal 32 kHz output
- Protection and Monitoring: Soft start, Power Rails Fault detection, UVLO, Thermal Shutdown
- · Configurable reset behavior from WDOGB, PMIC RST B and SW RST Register
- Power control IO
  - PMIC ON REQ, PMIC STBY REQ
- Fm+ 1 MHz I<sup>2</sup>C-bus interface
- Type3 PCB applicable

Power management IC for i.MX 8M application processor family

### 7.2 Functional diagram



The PCA9450 is a single chip Power Management IC (PMIC) specifically designed to support i.MX 8M family processor in both 1 cell Li-lon and Li-polymer battery portable application and 5 V adapter non-portable applications.

PCA9450 is provided in three versions: PCA9450AA, PCA9450B and PCA9450C depending on target application processor. <u>Table 4</u> shows the selection guide.

Table 4. PCA9450 selection guide

| Table 4. FOA3430 Selection guide |              |                                                            |                                             |                                   |                                   |  |  |
|----------------------------------|--------------|------------------------------------------------------------|---------------------------------------------|-----------------------------------|-----------------------------------|--|--|
| Part number                      | AP Platform  | BUCK1                                                      | BUCK3                                       | LDO4                              | R_SNSP3_CFG                       |  |  |
| PCA9450AA                        | i.MX 8M Mini | 3 A for SOC<br>(ON by default)                             | 3 A for VPU/GPU/<br>DRAM<br>(ON by default) | 0.9 V for VDDA<br>(ON by default) | R_SNSP3_CFG is feedback of BUCK 3 |  |  |
| PCA9450B                         | i.MX 8M Nano | 3 A for SOC /<br>VPU/GPU/DRAM<br>(ON by default)           | Disabled                                    | OFF by default                    | R_SNSP3_CFG = VSYS                |  |  |
| PCA9450C                         | i.MX 8M Plus | 6 A Dual phase for SOC/VPU/GPU/<br>DRAM<br>(ON by default) |                                             | OFF by default                    | R_SNSP3_CFG = GND                 |  |  |

PCA9450

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 8M application processor family

#### 7.3 Power modes

PCA9450 has eight power modes: OFF, READY, SNVS, RUN, STADNBY, PWRDN, PWRUP and FAULT\_SD. Figure 4 shows the state transition diagram showing the conditions to enter and exit each state.



#### 7.3.1 Off mode

PCA9450 enters OFF mode from any state when VSYS falls below V<sub>SYS\_POR</sub> threshold. All regulators are off and all registers get reset in this mode.

#### 7.3.2 READY mode

PCA9450 enters READY mode from OFF mode when VSYS is higher than  $V_{SYS\_POR}$ . Internal LDO VINT is enabled and loads Multiple Time Program (MTP) data to registers. Once MTP loading is done, it is ready to transition to SNVS mode.

#### 7.3.3 SNVS mode

PCA9450 enters Secure Non-Volatile Storage mode (SNVS) when VSYS exceeds  $V_{SYS\_UVLO}$  threshold. LDO1 and LDO2 are powered up and 32.768 kHz buffer starts running. RTC\_RESET\_B is pulled high in  $t_{RTC\_RST}$  after both LDO1 and LDO2 voltage come up.

PMIC\_ON\_REQ input is masked until RTC\_RESET\_B is released. PCA9450 starts power up sequence if PMIC\_ON\_REQ is asserted high in this mode.

#### Power management IC for i.MX 8M application processor family



Table 5. SNVS mode

| Time                  | Description                                                             | Value |
|-----------------------|-------------------------------------------------------------------------|-------|
| t <sub>SNVS_PU</sub>  | Time to LDO1 turn on from VSYS UVLO detected                            | 20 ms |
| t <sub>STEP</sub>     | Time to LDO2 ON from LDO1 POK                                           | 2 ms  |
| t <sub>RTC_RST</sub>  | Time to RTC_RESET_B release from LDO2 POK                               | 20 ms |
| T <sub>32K_EN</sub>   | Time to 32k buffer Enable from LDO2 POK                                 | 10 ms |
| t <sub>RTC_Tran</sub> | Time to transition to Xtal output from RC osc after RTC_RESET_B release | 1 sec |

#### 7.3.4 PWRUP mode

After RTC\_RESET\_B is released in SNVS mode, it starts power up with pre-defined sequence when PMIC\_ON\_REQ is asserted high for longer than debounce time,  $t_{\text{ON}\_\text{DEB}}$ , which is programmable in PWR\_CTRL reg. BUCK1 begins turning ON at first and then each power rail is followed with  $t_{\text{step}}$  after POK of predecessor power rail. During PWRUP mode, PMIC\_STBY\_REQ signal is masked until POR\_B is released. The PWRUP mode ends up releasing POR\_B and PCA9450 is transitioned to RUN mode. Figure 6 shows Power on sequence of PCA9450AA.

### Power management IC for i.MX 8M application processor family



BUCK3 and LDO4 are OFF by default in PCA9450B and PCA9450C. Those regulators are removed in the power up sequence, shown in <u>Figure 7</u>.

#### Power management IC for i.MX 8M application processor family



LDO4/BUCK3 is MTP programmable to be selected in power up/down sequence.

Figure 7. PCA9450B/C power ON/OFF sequence

Table 6. PWRUP mode

| Time                  | Description                                    | Value  |
|-----------------------|------------------------------------------------|--------|
| t <sub>ON_DEB</sub>   | Time to power-on start from PMIC_ON_REQ high   | 20 ms  |
| t <sub>STEP</sub>     | Time to next power rail ON from prev rail POK  | 2 ms   |
| t <sub>PORB</sub>     | Time to POR_B release from the last rail POK   | 20 ms  |
| t <sub>OFF_STEP</sub> | Time to next power rail off from prev rail off | 8 ms   |
| t <sub>OFF_DEB</sub>  | Time to POR_B low from PMIC_ON_REQ falling     | 120 µs |

If any of regulators doesn't generate POK within t<sub>FLT\_SH\_PU</sub> after receiving digital enable during PWRUP mode, it is transitioned to Fault\_SD mode.

#### 7.3.5 PWRDN mode

When PMIC\_ON\_REQ is low for  $t_{OFF\_DEB}$  in RUN or STANDBY mode, PCA9450 enters PWRDN mode. It starts with pulling down POR\_B and then turning off each power rail in  $t_{OFF\_STEP}$  and transitions to SNVS mode.

#### **7.3.6 RUN mode**

PCA9450 operates in RUN mode when PMIC\_ON\_REQ is driven high and PMIC\_STBY\_REQ is driven low. BUCK1, BUCK2 and BUCK3 output voltage are set to BUCK1OUT\_DVS0, BUCK2OUT\_DVS0 and BUCK3OUT\_DVS0 register value, respectively, when PRESET\_EN bit in DVS123\_DVS register is set to "0". When PMIC\_STBY\_REQ is asserted high in this mode, it is transitioned to STANDBY mode. PMIC\_ON\_REQ is asserted low, it moves to PWRDN mode.

PCA9450

Power management IC for i.MX 8M application processor family

#### 7.3.7 STANDBY mode

PCA9450 transitions to STANDBY mode from RUN mode when both PMIC\_ON\_REQ and PMIC\_STBY\_REQ are driven high. BUCK1 and BUCK3 output voltage is set to BUCK1OUT\_DVS1 and BUCK3OUT\_DVS1 and BUCK2 are turned off when DVS\_CTRL bit in each BUCKx\_CTRL register is configured to 1.

If PMIC\_ON\_REQ is asserted low, then it transitions to PWRDN mode. If PMIC\_STBY\_REQ is driven low, then it transitions to RUN mode.



Figure 8. PCA9450AA mode transition

Table 7. Power modes summary

#### X : Don't care

| Power mode | VSYS                         | PMIC_ON_REQ | PMIC_STBY_REQ |
|------------|------------------------------|-------------|---------------|
| OFF        | VSYS < V <sub>SYS_POR</sub>  | X           | X             |
| READY      | VSYS > V <sub>SYS_POR</sub>  | X           | X             |
| SNVS       | VSYS > V <sub>SYS_UVLO</sub> | Low         | X             |
| STANDBY    | VSYS > V <sub>SYS_UVLO</sub> | High        | High          |
| RUN        | VSYS > V <sub>SYS_UVLO</sub> | High        | Low           |

Power management IC for i.MX 8M application processor family

### 7.3.8 FAULT\_SD

PCA9450 has three types of fault sources.

1. Thermal shutdown: Transition to SNVS mode or READY mode after FAULT\_SD mode. When junction temperature reaches T<sub>JSHDN</sub>, it enters FAULT\_SD mode after t<sub>FLT\_THSD</sub> where regulators are turned off simultaneously. It stays at FAULT\_SD until junction temperature falls below T<sub>JSHDN</sub>. If the temperature drops below T<sub>JSHDN</sub>, then it moves to READY state if any of LDO1 and LDO2 fault is triggered when thermal shutdown happens, and it moves to SNVS mode if neither LDO1 or LDO2 fault is triggered when thermal shutdown happens.

#### Power management IC for i.MX 8M application processor family



Note 1 : If LDO1/LDO2 triggers fault condition when junction temperature reaches thermal shutdown threshold, LDO1/LDO2/RTC\_RESETB/CLK\_32K\_OUT is turned off. Otherwise, they are kept on.

Figure 9. PCA9450 FAULT\_SD from Thermal shutdown

#### Table 8. t<sub>FLT THSD</sub>

| Time                  | Description                             | Value  |
|-----------------------|-----------------------------------------|--------|
| t <sub>FLT_THSD</sub> | Time to reset released from Fault event | 120 µs |

2. Voltage regulator fault during power up: Transition to READY mode after FAULT\_SD mode.

PCA9450

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 8M application processor family

Any POK of voltage regulators doesn't come up within  $t_{FLT\_SD\_PU}$  after regulator is enabled during power up sequence. It stops power-up sequence and then moves to FAULT\_SD where all regulators are turned off. It stays at FAULT\_SD for  $t_{FLT\_SD\_STAY}$  and transitions to READY state.

3. **Voltage regulator fault in STANDBY and RUN MODE**: Move to FAULT\_SD mode in t<sub>FLT\_SD\_WAIT</sub> after Fault is detected. Transition to SNVS mode or READY mode from FAULT\_SD mode when fault is removed. During RUN and STANDBY mode, VR Fault status bit in VRFLT1\_STS and VRFLT2\_STS registers is latched to "1" when corresponding regulator voltage falls below POK threshold for t<sub>DEB\_POKB</sub>, or POK doesn't go high within t<sub>FLT\_POK\_MSK</sub> after regulator is enabled. If the fault status bit is masked in VRFLT1\_MASK and VRFLT2\_MASK registers, it doesn't enter FAULT\_SD mode. Instead, PCA9450 stays at current mode. If the fault register bit is unmasked, it starts t<sub>FLT\_SD\_WAIT</sub> timer. Application processor can determine to enter FAULT\_SD mode or not, by masking the VR Fault status bit in VRFLTx\_MASK registers before the timer expires. PCA9450 enters FAULT\_SD mode when the timer expires. PCA9450 stays in FAULT\_SD mode for t<sub>FLT\_SD\_STAY</sub>.



PCA9450 moves to READY mode after FAULT\_SD mode if the regulator fault is caused by LDO1 or LDO2. Otherwise, it moves to SNVS mode after FAULT\_SD.

If either LDO1 or LDO2 has fault in SNVS mode, then it enters FAULT\_SD mode regardless of VRFLT1 Mask bit.

PCA9450 doesn't enter FAULT\_SD mode from load switch overcurrent fault.

#### Power management IC for i.MX 8M application processor family



Table 9. t<sub>FLT\_SD\_WAIT</sub>

| Time                     | Description                             | Value  |
|--------------------------|-----------------------------------------|--------|
| t <sub>FLT_SD_WAIT</sub> | Time to reset released from Fault event | 100 ms |

#### 7.4 PMIC reset

PCA9450 has three reset input sources: WDOG\_B pin, PMIC\_RST\_B pin and I2C reset bit.

A9450 All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 8M application processor family

The reset behavior is configured in RESET\_CTRL register for WDOG\_B pin and PMIC\_RST\_B pin. I2C reset behavior is configured in SW\_RST register.

Table 10. 0x08 - RESET CTRL

| 0x08 | 0x08 - RESET_CTRL   |     |    | Reset Type                                                                                                                                                                                                                                                                 | S |  |
|------|---------------------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Bit Name Type Reset |     |    | Description                                                                                                                                                                                                                                                                |   |  |
| 7:6  | WDOG_B_CFG          | R/W | 00 | When WDOG_B is asserted to L, PMIC behavior <b>00b = WDOG_B reset is disabled</b> 01b = Warm Reset, POR_B pin is asserted low for 20 ms  10b = Cold Reset, All voltage regulators are recycled except LDO1/LDO2  11b = Cold Reset, All voltage regulators are recycled     |   |  |
| 5:4  | PMIC_RST_CFG        | R/W | 10 | When PMIC_RST_B is asserted to L, PMIC behavior  00b = PMIC_RST_B reset is disabled  01b = Warm Reset, POR_B pin is asserted low for 20 ms  10b = Cold Reset, All voltage regulators are recycled except  LDO1/LDO2  11b = Cold Reset, All voltage regulators are recycled |   |  |

Table 11. 0x06 - SW RST

| 0x06 | x06 – SW_RST |      |       | Reset Type                                                                                                                     | 0 |  |  |  |
|------|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| Bit  | Name         | Туре | Reset | Description                                                                                                                    |   |  |  |  |
|      |              |      |       | Software reset register. This register read back to "0x00" right after writing the value.  0x00 = No action                    |   |  |  |  |
| 7:0  | SW_RST       | R/W  | 0x00  | 0x05 = Reset all registers to default value 0x14 = Cold reset (Power recycle all regulators except LDO1, LDO2 and CLK 32K OUT) |   |  |  |  |
|      |              |      |       | 0x35 = Warm Reset (Toggle POR_B for 20 ms) 0x64 = Cold reset (Power recycle all regulators) Others = No action                 |   |  |  |  |

WDOG\_B is asserted low, and gets reset depending on WDOG\_B\_CFG bit configuration. When the bits are set to 2b00, the reset by WDOG\_B pin is disabled. If the bits are set to 2b01, warm reset is performed, where POR\_B is pulled low for 20 ms and resets I2C O type registers to default value keeping power rails remaining ON. If the bits are set to 2b11, it performs Cold reset, where all voltage regulators except LDO1 and LDO2 are power recycled and I2C O type registers get reset to default value.

When PMIC\_RST\_B is asserted low, it also gets reset depending on PMIC\_RST\_CFG bits configuration. When the bits are set to 2b00, any reset by PMIC\_RST\_B pin is disabled. If the bits are set to 2b01, warm reset is performed, in which pulling POR\_B low for 20 ms and reset I2C O type registers to default value keeping power rails remaining ON.

Cold reset event is generated by either of I2C reset, WDOG\_B falling edge or PMIC\_RST\_B falling edge after debounce time. Once it is detected, POR\_B is pulled low and takes power down sequence. For cold reset from WDOG\_B and I2C reset, PCA9450 stays at RESET for t<sub>RESTART</sub> and then starts power on sequence even though WDOG\_B pin is still low. For cold reset from PMIC\_RST\_B, t<sub>RESTART</sub> timer starts after PMIC\_RST\_B is asserted high; in other words, PCA9450 starts power on sequence in t<sub>RESTART</sub> after PMIC\_RST\_B pin is released high.

### Power management IC for i.MX 8M application processor family



Table 12. t<sub>RESTART</sub>

| Time                 | Description                                                      | Value  |
|----------------------|------------------------------------------------------------------|--------|
| t <sub>RESTART</sub> | Time to power ON seq from end of power OFF seq during cold reset | 250 ms |

### Power management IC for i.MX 8M application processor family



Table 13. t<sub>RESET</sub>

| Time               | Description                  | Value |
|--------------------|------------------------------|-------|
| t <sub>RESET</sub> | POR_B low time at Warm reset | 20 ms |

### 7.5 Regulator control in each power mode

<u>Table 14</u> shows PCA9450AA regulator ON/OFF control in each power mode by default. It can be reconfigured through I2C registers.

Table 14. PCA9450AA Regulator Control summary

| Power Rail |                                | Default Voltage | OFF | SNVS | STANDBY | RUN |
|------------|--------------------------------|-----------------|-----|------|---------|-----|
| LDO1       | NVCC_SNVS                      | 1.8 V           | OFF | ON   | ON      | ON  |
| LDO2       | VDD_SNVS                       | 0.85 V          | OFF | ON   | ON      | ON  |
| BUCK1      | VDD_SOC                        | 0.85 V          | OFF | OFF  | ON      | ON  |
| BUCK3      | VDD_DRAM<br>VDD_GPU<br>VDD_VPU | 0.85 V          | OFF | OFF  | ON      | ON  |

PCA9450

Power management IC for i.MX 8M application processor family

Table 14. PCA9450AA Regulator Control summary...continued

| Power Rail |           | Default Voltage | OFF | SNVS | STANDBY | RUN |
|------------|-----------|-----------------|-----|------|---------|-----|
| LDO4       | PHY_0P9   | 0.9 V           | OFF | OFF  | ON      | ON  |
| BUCK2      | VDD_ARM   | 0.85 V          | OFF | OFF  | OFF     | ON  |
| LDO3       | VDDA_1P8  | 1.8 V           | OFF | OFF  | ON      | ON  |
| BUCK5      | NVCC_1V8  | 1.8 V           | OFF | OFF  | ON      | ON  |
| BUCK6      | NVCC_DRAM | 1.1 V           | OFF | OFF  | ON      | ON  |
| BUCK4      | NVCC_3V3  | 3.3 V           | OFF | OFF  | ON      | ON  |
| LDO5       | NVCC_SD2  | 3.3 V / 1.8 V   | OFF | OFF  | ON      | ON  |

<u>Table 15</u> shows PCA9450B/PCA9450C regulator ON/OFF control in each power mode by default. It can be reconfigured through I2C registers.

Table 15. PCA9450B/PCA9450C Regulator Control summary

| Power Rail | l                                       | Default Voltage | OFF | SNVS | STANDBY | RUN |
|------------|-----------------------------------------|-----------------|-----|------|---------|-----|
| LDO1       | NVCC_SNVS                               | 1.8 V           | OFF | ON   | ON      | ON  |
| LDO2       | VDD_SNVS                                | 0.85 V          | OFF | ON   | ON      | ON  |
| BUCK1      | VDD_SOC VDD_<br>DRAM VDD_GPU<br>VDD_VPU | 0.85 V          | OFF | OFF  | ON      | ON  |
| LDO4       |                                         | 0.9 V           | OFF | OFF  | OFF     | OFF |
| BUCK2      | VDD_ARM                                 | 0.85 V          | OFF | OFF  | OFF     | ON  |
| LDO3       | VDDA_1P8                                | 1.8 V           | OFF | OFF  | ON      | ON  |
| BUCK5      | NVCC_1V8                                | 1.8 V           | OFF | OFF  | ON      | ON  |
| BUCK6      | NVCC_DRAM                               | 1.1 V           | OFF | OFF  | ON      | ON  |
| BUCK4      | NVCC_3V3                                | 3.3 V           | OFF | OFF  | ON      | ON  |
| LDO5       | NVCC_SD2                                | 3.3 V / 1.8 V   | OFF | OFF  | ON      | ON  |

#### 7.6 Regulator summary

The PCA9450 features six buck regulators, five linear regulators and one load switch to supply voltage rails powering the application processor and peripheral devices. The buck regulators are supplied directly from the main input supply. The input to all of the buck regulators must be tied to VSYS, whether they are powered on or off.

#### 7.6.1 BUCK regulator

The PCA9450AA has six high-efficiency low Iq buck regulators. Each buck regulator features soft start and overcurrent protection. Buck regulator operates in two modes: PFM and PWM mode. It automatically transitions from PFM to PWM mode when FPWM bit is set to "0". Internal active discharge resistor is installed in each buck regulator output to discharge voltage on output capacitors when regulator is off. It is configurable through I2C register. Table 16 shows buck regulator summary.

BUCK1 and BUCK3 are configured as dual-phase buck regulator in PCA9450C and provide up to 6 A. <u>Table 17</u> shows PCA9450C buck summary.

Power management IC for i.MX 8M application processor family

Table 16. PCA9450AA Buck Summary

| BUCK# | INPUT PIN | Default VOUT [V] | VOUT range [V] | Step size<br>[mV] | Default ON/<br>OFF | Current rating [mA] |
|-------|-----------|------------------|----------------|-------------------|--------------------|---------------------|
| BUCK1 | INB13     | 0.85             | 0.6 - 2.1875   | 12.5              | ON                 | 3000                |
| BUCK2 | INB26     | 0.85             | 0.6 - 2.1875   | 12.5              | ON                 | 3000                |
| BUCK3 | INB13     | 0.85             | 0.6 - 2.1875   | 12.5              | ON                 | 3000                |
| BUCK4 | INB45     | 3.3              | 0.6 - 3.4      | 25                | ON                 | 3000                |
| BUCK5 | INB45     | 1.8              | 0.6 - 3.4      | 25                | ON                 | 2000                |
| BUCK6 | INB26     | 1.1              | 0.6 - 3.4      | 25                | ON                 | 2000                |

Table 17. PCA9450C Buck Summary

| Buck# | INPUT PIN | Default VOUT<br>[V] | VOUT range [V] | Step size<br>[mV] | Default ON/<br>OFF | Current rating [mA] |
|-------|-----------|---------------------|----------------|-------------------|--------------------|---------------------|
| BUCK1 | INB13     | 0.85                | 0.6 - 2.1875   | 12.5              | ON                 | 6000                |
| BUCK2 | INB26     | 0.85                | 0.6 - 2.1875   | 12.5              | ON                 | 3000                |
| BUCK4 | INB45     | 3.3                 | 0.6 - 3.4      | 25                | ON                 | 3000                |
| BUCK5 | INB45     | 1.8                 | 0.6 - 3.4      | 25                | ON                 | 2000                |
| BUCK6 | INB26     | 1.1                 | 0.6 - 3.4      | 25                | ON                 | 2000                |

### 7.6.1.1 Dynamic voltage scaling

BUCK1, BUCK2 and BUCK3 support DVS (Dynamic Voltage Scaling). If PRESET\_EN bit in BUCK123\_DVS register is set to 1, BUCK1/BUCK2/BUCK3 outputs are controlled by Bx\_DVS\_PRESET bits in BUCK123\_DVS. It enables those buck outputs to be controlled by writing one register at a time.

If PRESET\_EN bit is set to 0, those buck regulators outputs are determined by BUCKxOUT\_DVS0 and BUCKxOUT\_DVS1 depending on PMIC\_STBY\_REQ pin. When PMIC\_STBY\_REQ is asserted low, each buck output voltage is determined by BUCKxOUT\_DVS0 register, if the PMIC\_STBY\_REQ is asserted high, BUCKxOUT\_DVS1 register is selected as each buck output voltage. Figure 14 shows the DVS voltage section diagram.



PCA9450

All information provided in this document is subject to legal disclaimers.

Power management IC for i.MX 8M application processor family

The programmable voltage ramp-up and ramp-down are applied during the DVS voltage transition. The ramp rate is configured by RAMP[7:6] bits in each BUCKxCTRL registers.



#### 7.6.1.2 BUCK output voltage limiting

Application processor may accidentally write higher voltage than absolute maximum voltage rating of its power input, which may cause significant damage on application processor. PCA9450 has registers to limit the maximum voltage to prevent such an incident.

BUCK1, BUCK2 and BUCK3 maximum output are limited by BUCKxOUT\_LIMIT, respectively. Even if buck output is configured to higher than the limit voltage configured in BUCKxOUT\_LIMIT register, the actual buck output is clamped to the limiting voltage set by BUCKxOUT\_LIMIT register.

#### 7.6.1.3 Dual-phase configuration

BUCK1 and BUCK3 are configured as dual phase buck in PCA9450C by connecting R\_SNSP3\_CFG pin to GND, where this dual phase buck regulator is controlled through BUCK1 registers. All BUCK3 registers are not responsive under dual-phase configuration.

When R\_SNSP3\_CFG pin is tied to INB13 in PCA9450B, BUCK3 is disabled. BUCK1 supplies VDD\_SOC/VDD\_VPU/VDD\_GPU/VDD\_DRAM in i.MX 8M Nano application processor.



#### 7.6.2 LDO and load switch

The PCA9450 has five LDOs and one load switch. LDO1 and LDO2 are supposed to supply SNVS core in application processor. These two LDOs feature ultra-low quiescent current, 2  $\mu$ A typical, since they are always ON when VSYS is valid.

PCA9450

Power management IC for i.MX 8M application processor family

For all LDO and the load switch, each has designated active discharge resistor configurable through I2C.

Table 18. LDO summary

| LDO# | INPUT PIN | Default VOUT [V] | VOUT range [V]   | Step size [mV] | Default ON/<br>OFF | Current rating [mA] |
|------|-----------|------------------|------------------|----------------|--------------------|---------------------|
| LDO1 | INL1      | 1.8              | 1.6-1.9, 3.0-3.3 | 100            | ON                 | 10                  |
| LDO2 | INL1      | 0.85             | 0.8 – 1.15       | 50             | ON                 | 10                  |
| LDO3 | INL1      | 1.8              | 0.8 - 3.3        | 100            | ON                 | 300                 |
| LDO4 | INL1      | 0.9              | 0.8 - 3.3        | 100            | ON <sup>[1]</sup>  | 200                 |
| LDO5 | INL1      | 3.3/1.8          | 1.8 - 3.3        | 100            | ON                 | 150                 |
| SW   | SWIN      | -                | -                | -              | OFF                | 400                 |

<sup>[1]</sup> ON by default in PCA9450AA, OFF by default in PCA9450B and PCA9450C

#### 7.7 32 kHz Crystal Oscillator Driver

The PCA9450 consists of a crystal oscillator driver with an external load capacitor and CLK\_32K\_OUT buffer referenced to LDO1 voltage. When VSYS exceeds POR threshold and internal power VINT is good, internal 32 kHz oscillator and 32.768 kHz crystal oscillator start oscillating. Crystal oscillator typically takes few seconds to be stabilized. PCA9450 outputs the internal 32 kHz RC oscillator initially, while internal counter counts crystal oscillator output in t<sub>RTC\_Tran</sub> after RTC\_RESET\_B is released. If the counter reaches 100, then CLK\_32K\_OUT buffer input is switched to the external crystal oscillator from internal 32 kHz oscillator. Clock stretch is applied during this clock source transition to prevent unwanted glitch. If external 32.768 kHz crystal oscillator is not populated, CLK\_32K\_OUT pin outputs 32 kHz clock from internal 32 kHz oscillator.

For more detailed information on selecting crystal oscillator and load capacitance, refer to Section 9.2.2.



#### 7.8 Load switch

PCA9450 integrates 400 mA load switch which is used to supply SD card VDD. SWIN is connected to BUCK4 output, 3.3 V, in this application. It is enabled by SW\_EN pin or SW\_EN[1:0] bits in LOADSW\_CTRL register. It has soft start feature to reduce inrush current during turn-on. This load switch has overcurrent protection and short circuit protection by monitoring voltage difference between SWIN and SWOUT. When the switch current exceeds overcurrent threshold (I<sub>OC</sub>) for overcurrent debounce time (t<sub>OC DEB</sub>), SW\_OCP bit in VRFLT1\_STS

Power management IC for i.MX 8M application processor family

register is set to 1 and the fault behavior is determined by SW\_OC[1:0] configuration in LOADSW\_CTRL register. When the switch current exceeds short-circuit current threshold (I<sub>SC</sub>), SW\_OCP bit in VRFLT1\_STS register is set to 1 and switch is turned off right away.



## 7.9 I<sup>2</sup>C level translator

PCA9450 I<sup>2</sup>C level translator is a "switch" type voltage translator, and employs two key circuits to enable voltage translation:

- 1. A pass-gate transistor (N-channel) that ties the ports together.
- 2. An output edge-rate accelerator that detects and accelerates rising edges on the I/O pins.

The gate bias voltage of the pass gate transistor (T3) is set at approximately one threshold voltage above the VCC level of the low-voltage side. During a LOW-to-HIGH transition the output one-shot accelerates the output transition by switching on the PMOS transistors (T1, T2) bypassing the 10 k $\Omega$  pull-up resistors and increasing current drive capability. The one-shot is activated once the input transition reaches approximately VCCI/2; it is de-activated approximately 50 ns after the output reaches VCCO/2. During the acceleration time the driver output resistance is between approximately 50  $\Omega$  and 70  $\Omega$ . To avoid signal contention and minimize dynamic ICC, the user should wait for the one-shot circuit to turn off before applying a signal in the opposite direction. Pull-up resistors are included in the device for DC current sourcing capability.

Power management IC for i.MX 8M application processor family



Each A port I/O has an internal 10 k $\Omega$  pull-up resistor to VCCA, and each B port I/O has an internal 10 k $\Omega$  pull-up resistor to VCCB. If a smaller value of pull-up resistor is required, an external resistor must be added parallel to the internal 10 k $\Omega$ , affecting the VOL level. When Level translator is disabled through I2C, the internal pull up resistors are disconnected.

PCA9450 I2C Level translator is controlled by I2C register, CONFIG2 Reg. When it is configured to disabled, all I/Os assume the high-impedance OFF-state. The enable time (ten) indicates the amount of time the user must allow for one one-shot circuitry to become operational after it is enabled.

### 7.10 Interrupt management

The IRQ\_B pin is an interface to the software-controlled system that indicates any interrupt bit status change of INT1 register. The IRQ\_B pin is pulled low when any unmasked interrupt bit status is changed and it is released high once application processor reads INT1 register.

The INT1 bits are latched to 1 whenever corresponding STATUS1 bits are changed and the latch is cleared when the INT1 register is read. The INT1\_MASK bits are used to enable or disable individual interrupt bits of INT1 register. The STATUS1 register indicates the current status and is not latched.



PCA9450

Power management IC for i.MX 8M application processor family

### Software interface

PCA9450 implements I2C-bus slave interface and it interfaces with the host system. The host processor can issue commands, monitor status and receive response through this bus. A detailed description of the I2Cbus specification, with applications, is given in UM10204, "I2C-bus specification and user manual" [Ref. 4]. PCA9450 supports I2C-bus data transfers in Standard-mode (100 kbit/s), Fast-mode (400 kbit/s) and Fastmode plus (1 Mbit/s).

The I2C address at Power-On Reset is shown in Table 19

Table 19. PCA9450 I2C Slave Address

| 7-bit Slave Address | 8-bit Write Address | 8-bit Read Address |
|---------------------|---------------------|--------------------|
| 0x25, 0b 010 0101   | 0x4A, 0b 0100 1010  | 0x4B, 0b 0100 1011 |

I2C register reset type

Type S1 : Reset condition = VSYS < V<sub>SYS POR</sub>

Type S: Reset condition = VSYS < V<sub>SYS UVLO</sub>

Type O: Reset condition = (VSYS < V<sub>SYS UVLO</sub>) || (Cold Reset) || (Warm Reset) || (Falling edge of

PMIC\_ON\_REQ) || (SW\_RST) || (FAULT\_SD)

### 8.1 Register map

Table 20. Register map

| Add  | Name           |               |         |                                      | Desci                       | ription       |               |                  |                  | R/W     | Reset | Reset |
|------|----------------|---------------|---------|--------------------------------------|-----------------------------|---------------|---------------|------------------|------------------|---------|-------|-------|
| Auu  | Name           | B7            | В6      | B5                                   | B4                          | В3            | B2            | B1               | В0               | - IK/VV | Type  | Value |
| 0x00 | Device_ID      |               | CHI     | P_ID                                 |                             |               | RS            | VD               |                  | R       | S     | 0x11  |
| 0x01 | INT1           | PWERONI       | WDOGBI  | RSVD                                 | VR_FLT1I                    | VR_FLT2I      | LOWVSYSI      | THERM_<br>105I   | THERM_<br>125I   | R/C     | s     | 0x00  |
| 0x02 | INT1_MSK       | PWRONI_<br>M  | WDOGB_M | RSVD                                 | VR_FLT1_M                   | VR_<br>FLT2_M | LOWVSYS_<br>M | THERM_<br>105_M  | THERM_<br>125_M  | R/W     | S     | 0xFF  |
| 0x03 | STATUS1        | PWRONS        | WDOGBS  | RSVD                                 | VR_FLT1S                    | VR_FLT2S      | LOW<br>VSYSS  | THERM_<br>105S   | THERM_<br>125S   | R       | s     | 0x00  |
| 0x04 | STATUS2        | RSVD          | RSVD    | RSVD                                 | RSVD                        |               | POWER_        | STATUS           |                  | R       | S1    | 0x00  |
| 0x05 | PWRON_STAT     | PWRON         | WDOG    | SW_RST                               | PMIC_RST                    | RSVD          | RSVD          | RSVD             | RSVD             | R/C     | S     | 0x00  |
| 0x06 | SW_RST         |               |         | SW_RST                               |                             |               |               |                  |                  | R/W     | 0     | 0x00  |
| 0x07 | PWR_CTRL       | Ton_          | Deb     | eb Toff_Deb Tstep Toff_step Trestart |                             |               |               | R/W              | S                | 0x4C    |       |       |
| 0x08 | RESET_CTRL     | WDOG          | B_CFG   | PMIC_I                               | RST_CFG RSVD T_PMIC_RST_DEB |               |               |                  | R/W              | S       | 0x21  |       |
| 0x09 | CONFIG1        | LOW_          | VSYS    | YS VSYS_UVLO I                       |                             |               | RSVD          | tFLT_<br>SD_WAIT | THERM_<br>SD_DIS | R/W     | S1    | 0x50  |
| 0x0A | CONFIG2        | RSVD          | RSVD    | RSVD                                 | RSVD                        | RSVD          | RSVD          | 12C_I            | T_EN             | R/W     | 0     | 0x00  |
| 0x0C | BUCK123_DVS    | PRESET_<br>EN | B3_DVS_ | PRESET                               | B1_DVS_                     | PRESET        | B2            | DVS_PRES         | ET               | R/W     | 0     | 0xA9  |
| 0x0D | BUCK1OUT_LIMIT | RSVD          |         |                                      |                             | B1_LIMIT      |               |                  |                  | R/W     | 0     | 0x1C  |
| 0x0E | BUCK2OUT_LIMIT | RSVD          |         |                                      |                             | B2_LIMIT      |               |                  |                  | R/W     | 0     | 0x20  |
| 0x0F | BUCK3OUT_LIMIT | RSVD          |         |                                      |                             | B3_LIMIT      |               |                  |                  | R/W     | 0     | 0x1C  |
| 0x10 | BUCK1CTRL      | RA            | MP      | RSVD                                 | DVS_CTRL                    | BUCK1AD       | FPWM          | B1_EN            | MODE             | R/W     | 0     | 0x49  |
| 0x11 | BUCK1OUT_DVS0  | RSVD          |         |                                      |                             | B1_DVS0       |               |                  |                  | R/W     | 0     | 0x14  |
| 0x12 | BUCK1OUT_DVS1  | RSVD          |         |                                      |                             | B1_DVS1       |               |                  |                  | R/W     | 0     | 0x14  |
| 0x13 | BUCK2CTRL      | RA            | MP      | RSVD                                 | DVS_CTRL                    | BUCK2AD       | FPWM          | B2_EN            | MODE             | R/W     | 0     | 0x4A  |
| 0x14 | BUCK2OUT_DVS0  | RSVD          |         | B2_DVS0                              |                             |               |               |                  | R/W              | 0       | 0x14  |       |
| 0x15 | BUCK2OUT_DVS1  | RSVD          |         |                                      |                             | B2_DVS1       |               |                  |                  | R/W     | 0     | 0x14  |
| 0x16 | BUCK3CTRL      | RA            | MP      | RSVD                                 | DVS_CTRL                    | BUCK3AD       | FPWM          | B3_EN            | MODE             | R/W     | 0     | 0x49  |
| 0x17 | BUCK3OUT_DVS0  | RSVD          |         |                                      |                             | B3_DVS0       |               |                  |                  | R/W     | 0     | 0x14  |

### Power management IC for i.MX 8M application processor family

Table 20. Register map...continued

| Add  | Name          |         |         |                 | Desci           | ription         |                 |                 |                 | R/W   | Reset | Reset |
|------|---------------|---------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|-------|-------|
| Add  | Name          | В7      | В6      | B5              | B4              | В3              | B2              | B1              | В0              | IK/VV | Type  | Value |
| 0x18 | BUCK3OUT_DVS1 | RSVD    |         | •               |                 | B3_DVS1         |                 |                 |                 | R/W   | 0     | 0x14  |
| 0x19 | BUCK4CTRL     | RSVD    | RSVD    | RSVD            | RSVD            | BUCK4AD         | FPWM            | B4_EN           | IMODE           | R/W   | 0     | 0x09  |
| 0x1A | BUCK4OUT      | RSVD    |         |                 |                 | B4_OUT          |                 |                 |                 | R/W   | 0     | 0x6C  |
| 0x1B | BUCK5CTRL     | RSVD    | RSVD    | RSVD            | RSVD            | BUCK5AD         | FPWM            | B5_EN           | IMODE           | R/W   | 0     | 0x09  |
| 0x1C | BUCK5OUT      | RSVD    |         |                 |                 | B5_OUT          |                 |                 |                 | R/W   | 0     | 0x30  |
| 0x1D | BUCK6CTRL     | RSVD    | RSVD    | RSVD            | RSVD            | BUCK6AD         | FPWM            | B6_EN           | IMODE           | R/W   | 0     | 0x09  |
| 0x1E | BUCK6OUT      | RSVD    |         |                 |                 | B6_OUT          |                 |                 |                 | R/W   | 0     | 0x14  |
| 0x20 | LDO_AD_CTRL   | LDO1_AD | LDO2_AD | LDO3_AD         | LDO4_AD         | LDO5_AD         | RSVD            | RSVD            | RSVD            | R/W   | 0     | 0xF8  |
| 0x21 | LDO1CTRL      | ENM     | ODE     | RSVD            | RSVD            | RSVD            | RSVD L1_OUT     |                 |                 |       | 0     | 0xC2  |
| 0x22 | LDO2CTRL      | ENM     | ODE     | RSVD            | RSVD            | RSVD L2_OUT     |                 |                 |                 | R/W   | 0     | 0xC1  |
| 0x23 | LDO3CTRL      | ENM     | ODE     | RSVD            |                 | L3_OUT          |                 |                 |                 |       | 0     | 0x4A  |
| 0x24 | LDO4CTRL      | ENM     | ODE     | RSVD            |                 | L4_OUT          |                 |                 |                 | R/W   | 0     | 0x41  |
| 0x25 | LDO5CTRL_L    | ENM     | ODE     | RSVD            | RSVD            |                 | L5_O            | UT_L            |                 | R/W   | 0     | 0x4F  |
| 0x26 | LDO5CTRL_H    | RSVD    | RSVD    | RSVD            | RSVD            |                 | L5_O            | UT_H            |                 | R/W   | 0     | 0x00  |
| 0x27 | RSVD          |         |         |                 | RS              | VD              |                 |                 |                 | R/W   | 0     | 0x00  |
| 0x28 | RSVD          |         |         |                 | RS              | VD              |                 |                 |                 | R/W   | 0     | 0x00  |
| 0x29 | RSVD          |         |         |                 | RS              | SVD             |                 |                 |                 | R/W   | 0     | 0x00  |
| 0x2A | LOADSW_CTRL   | SW_AD   | RSVD    | RSVD            | SW_SC           | SW              | _oc             | SV              | /EN             | R/W   | 0     | 0x85  |
| 0x2B | VRFLT1_STS    | SW_OCP  | RSVD    | BUCK6_<br>FLT   | BUCK5_FLT       | BUCK4_<br>FLT   | BUCK3_<br>FLT   | BUCK2_<br>FLT   | BUCK1_FLT       | R/W/C | s     | 0x00  |
| 0x2C | VRFLT2_STS    | RSVD    | RSVD    | RSVD            | LDO5_FLT        | LDO4_FLT        | LDO3_FLT        | LDO2_FLT        | LDO1_FLT        | R/W/C | S     | 0x00  |
| 0x2D | VRFLT1_MASK   | RSVD    | RSVD    | BUCK6_<br>FLT_M | BUCK5_<br>FLT_M | BUCK4_<br>FLT_M | BUCK3_<br>FLT_M | BUCK2_<br>FLT_M | BUCK1_<br>FLT_M | R/W   | s     | 0x3F  |
| 0x2E | VRFLT2_MASK   | RSVD    | RSVD    | RSVD            | LDO5_<br>FLT_M  | LDO4_<br>FLT_M  | LDO3_<br>FLT_M  | LDO2_<br>FLT_M  | LDO1_<br>FLT_M  | R/W   | s     | 0x1F  |

### 8.2 Register details

### 8.2.1 0x00 Device\_ID

The device identification code stores a unique identifier for each version and/or revision of a PCA9450, so that the connected processor recognizes it automatically.

Table 21. 0x00 Device\_ID

| 0x00 - Device_ID    |         |   |       | Reset Type                                                 | S |
|---------------------|---------|---|-------|------------------------------------------------------------|---|
| Bit Name Type Reset |         |   | Reset | Description                                                |   |
| 7:4                 | CHIP_ID | R | 0001  | Chip ID<br>0001b = PCA9450AA<br>0011b = PCA9450B, PCA9450C |   |
| 3:0                 | RSVD    | R | 0001  | Reserved                                                   |   |

#### 8.2.2 0x01 INT1

Interrupt source register. Either of unmasked register bits is set to 1, IRQ\_B pin is pulled low. This register is Read and Clear.

### Power management IC for i.MX 8M application processor family

Table 22. 0x01 INT1

| 0x01 – INT1 |            |      |       | Reset Type                                                                                                         | S      |
|-------------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------|--------|
| Bit         | Name       | Туре | Reset | Description                                                                                                        |        |
| 7           | PWRONI     | R/C  | 0     | PWRON interrupt bit  0b = PWRONS bit has not been changed  1b = PWRONS bit has been changed                        |        |
| 6           | WDOGBI     | R/C  | 0     | WDOGB interrupt bit 0b = WDOG_BS bit has not been changed 1b = WDOG_BS bit has been changed                        |        |
| 5           | RSVD       | R/C  | 0     | Reserved                                                                                                           |        |
| 4           | VR_FLT1I   | R/C  | 0     | Voltage regulator Group1 Fault interrupt 0b = VR_FLT1S bit has not been changed 1b = VR_FLT1S bit has been changed |        |
| 3           | VR_FLT2I   | R/C  | 0     | Voltage regulator Group2 Fault inte<br>0b = VR_FLT2S bit has not been of<br>1b = VR_FLT2S bit has been change      | hanged |
| 2           | LOWVSYSI   | R/C  | 0     | Low-SYS Voltage interrupt bit 0b = LOWVSYSS bit has not been 1b = LOWVSYSS bit has been cha                        | •      |
| 1           | THERM_105I | R/C  | 0     | Die temperature 105 °C interrupt 0b = THERM_105S bit has not been changed 1b = THERM_105S bit has been changed     |        |
| 0           | THERM_125I | R/C  | 0     | Die temperature 125 °C interrupt 0b = THERM_125S bit has not bee 1b = THERM_125S bit has been ch                   | -      |

### 8.2.3 0x02 INT1\_MSK

The INT1\_MSK register enables the masking (disabling) of the different interrupt signals of register INT1. When unmasked, interrupt events trigger the IRQB pin to be pulled low when the matching flag bit in the register INT1 is set.

Table 23. 0x02 INT1\_MSK

| 0x02 - INT1_MSK |           |      |       | Reset Type                                                                              | S |
|-----------------|-----------|------|-------|-----------------------------------------------------------------------------------------|---|
| Bit             | Name      | Туре | Reset | Description                                                                             |   |
| 7               | PWRON_M   | R/W  | 1     | PWRONI interrupt mask bit  0b = Enable PWRONI interrupt  1b = Mask PWRONI interrupt     |   |
| 6               | WDOGB_M   | R/W  | 1     | WDOGBI interrupt mask bit 0b = Enable WDOGBI interrupt 1b = Mask WDOGBI interrupt       |   |
| 5               | RSVD      | R/W  | 1     | Reserved                                                                                |   |
| 4               | VR_FLT1_M | R/W  | 1     | VR_FLT1I interrupt mask bit 0b = Enable VR_FLT1I interrupt 1b = Mask VR_FLT1I interrupt |   |
| 3               | VR_FLT2_M | R/W  | 1     | VR_FLT2I interrupt mask bit                                                             |   |

PCA9450

All information provided in this document is subject to legal disclaimers.

### Power management IC for i.MX 8M application processor family

Table 23. 0x02 INT1\_MSK...continued

| 0x02 | 0x02 - INT1_MSK |      |       | Reset Type                                                                                 | S |
|------|-----------------|------|-------|--------------------------------------------------------------------------------------------|---|
| Bit  | Name            | Туре | Reset | Description                                                                                |   |
|      |                 |      |       | 0b = Enable VR_FLT2l interrupt 1b = Mask VR_FLT2l interrupt                                |   |
| 2    | LOWVSYS_M       | R/W  | 1     | LOWVINI interrupt mask bit  0b = Enable LOWVINI interrupt  1b = Mask LOWVINI interrupt     |   |
| 1    | THERM_105_M     | R/W  | 1     | THERM_105 interrupt mask bit 0b = Enable THERM_105 interrupt 1b = Mask THERM_105 interrupt |   |
| 0    | THERM_125_M     | R/W  | 1     | THERM_125 interrupt mask bit 0b = Enable THERM_125 interrupt 1b = Mask THERM_125 interrupt |   |

#### 8.2.4 0x03 STATUS1

STATUS1 register show current status. Any status bit change set corresponding interrupt bit to 1.

Table 24. 0x03 STATUS1

| 0x03 | 0x03 - STATUS1 |      |       | Reset Type                                                                                                                                       | S           |
|------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit  | Name           | Туре | Reset | Description                                                                                                                                      |             |
| 7    | PWRONS         | R    | 0     | PMIC_ON_REQ pin status after de <b>0b = PMIC_ON_REQ pin is low</b> 1b = PMIC_ON_REQ pin is high                                                  | bounce time |
| 6    | WDOG_BS        | R    | 0     | WDOG_B pin status <b>0b = WDOG_B pin is low</b> 1b = WDOG_B pin is high                                                                          |             |
| 5    | RSVD           | R    | 0     | Reserved                                                                                                                                         |             |
| 4    | VR_FLT1S       | R    | 0     | Voltage Regulator Fault status, See 0x2B Register. <b>0b = All voltage regulators are OK</b> 1b = Either of voltage regulators is in Fault state |             |
| 3    | VR_FLT2S       | R    | 0     | Voltage Regulator POK status, See 0x2C Registers. <b>0b = All voltage regulators are OK</b> 1b = Either of voltage regulators is in Fault state  |             |
| 2    | LOWVSYSS       | R    | 0     | VSYS low voltage status <b>0b = VSYS &gt; Low VSYS threshold</b> 1b = VSYS ≤ Low VSYS threshold                                                  | d           |
| 1    | THERM_105S     | R    | 0     | Die temperature 105 °C status <b>0b = Die temperature is below 105</b> °C  1b = Die temperature is above 105 °C                                  |             |
| 0    | THERM_125S     | R    | 0     | Die temperature 125 °C status <b>0b = Die temperature is below 12</b> 1b = Die temperature is above 125                                          |             |

Power management IC for i.MX 8M application processor family

#### 8.2.5 0x04 STATUS2

STATUS2 register shows current PCA9450 power status.

Table 25. 0x04 STATUS2

| 0x04 | 0x04 – STATUS2 |      |       | Reset Type                                                                                                                                                                                                                   | S1 |
|------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit  | Name           | Туре | Reset | Description                                                                                                                                                                                                                  |    |
| 7:4  | RSVD           | R    | 0000  | Reserved                                                                                                                                                                                                                     |    |
| 3:0  | POWER_STATUS   | R    | 0000  | Current PCA9450 power status  0000b = OFF  0001b = READY  0010b = SNVS  0011b = PWRUP  0100b = RUN  0101b = STANDBY  0110b = PWRDN  0111b = WARM RESET  1000b = COLD RESET  1001b = FAULT Shutdown  1010b - 1111b = Reserved |    |

## 8.2.6 0x05 PWRON\_STAT

Power ON source register. It is latched to 1 until the bit is read back.

Table 26. 0x05 PWRON\_STAT

| 0x05 | 0x05 - PWRON_STAT |      |       | Reset Type                                                                                             | S             |
|------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------|---------------|
| Bit  | Name              | Туре | Reset | Description                                                                                            |               |
| 7    | PWRON             | R/C  | 0     | 1b = Power ON triggered by PMIC_ON_REQ. This bit will be set right after completing power up sequence. |               |
| 6    | WDOG              | R/C  | 0     | 1b = This bit is set after cold reset I                                                                | oy WDOGB pin  |
| 5    | SW_RST            | R/C  | 0     | 1b = This bit is set after cold reset by SW_RST bit                                                    |               |
| 4    | PMIC_RST          | R/C  | 0     | 1b = This bit is set after cold reset I                                                                | oy PMIC_RST_B |
| 3    | RSVD              | R/C  | 0     | Reserved                                                                                               |               |
| 2    | RSVD              | R/C  | 0     | Reserved                                                                                               |               |
| 1    | RSVD              | R/C  | 0     | Reserved                                                                                               |               |
| 0    | RSVD              | R/C  | 0     | Reserved                                                                                               |               |

### 8.2.7 0x06 SW\_RST

Software reset register through I2C.

Table 27. 0x06 SW\_RST

| 0x06 - SW_RST |                     | Reset Type O |             |                                                           |                                       |
|---------------|---------------------|--------------|-------------|-----------------------------------------------------------|---------------------------------------|
| Bit           | Bit Name Type Reset |              | Description |                                                           |                                       |
| 7:0           | SW_RST              | R/W          | 0x00        | Software reset register. This register writing the value. | er is read back to "0x00" right after |

PCA9450

All information provided in this document is subject to legal disclaimers.

### Power management IC for i.MX 8M application processor family

Table 27. 0x06 SW\_RST

| 0x06 - SW_RST |      |      |       | Reset Type                                          | 0                                |  |
|---------------|------|------|-------|-----------------------------------------------------|----------------------------------|--|
| Bit           | Name | Туре | Reset | Description                                         |                                  |  |
|               |      |      |       | 0x00 = No action                                    |                                  |  |
|               |      |      |       | 0x05 = Reset all registers to default value         |                                  |  |
|               |      |      |       | 0x14 = Cold reset (Power recycle a and CLK_32K_OUT) | all regulators except LDO1, LDO2 |  |
|               |      |      |       | 0x35 = Warm Reset (Toggle POR_B for 20 ms)          |                                  |  |
|               |      |      |       | 0x64 = Cold reset (Power recycle all regulators)    |                                  |  |
|               |      |      |       | Others = No action                                  |                                  |  |

### 8.2.8 0x07 PWR\_CTRL

Debounce timer configuration register

Table 28. 0x07 PWR CTRL

| 0x07 – PWR_CTRL |           |      |       | Reset Type                                                                                       | S          |
|-----------------|-----------|------|-------|--------------------------------------------------------------------------------------------------|------------|
| Bit             | Name      | Туре | Reset | Description                                                                                      |            |
| 7:6             | Ton_Deb   | R/W  | 01    | Debounce time for PMIC_ON_REQ high.  00b = 120 	µs <b>01b = 20 ms</b> 10b = 100 ms  11b = 750 ms |            |
| 5               | Toff_Deb  | R/W  | 0     | Debounce time for PMIC_ON_REQ is asserted low <b>0b = 120 μs</b> 1b = 2 ms                       |            |
| 4:3             | Tstep     | R/W  | 01    | Time step configuration during power on sequence 00b = 1 ms 01b = 2 ms 10b = 4 ms 11b = 8 ms     |            |
| 2:1             | Toff_step | R/W  | 10    | Time step configuration during power down sequence 00b = 2 ms 01b = 4 ms 10b = 8 ms 11b = 16 ms  |            |
| 0               | Trestart  | R/W  | 0     | Time to stay regulators off during C <b>0b = 250 ms</b> 1b = 500 ms                              | Cold reset |

### 8.2.9 0x08 RESET\_CTRL

Reset behavior configuration register through WDOG\_B and PMIC\_RST\_B pin.

Table 29. 0x08 RESET\_CTRL

| 0x08 - RESET_CTRL |                       |  |                                 | Reset Type          | S |
|-------------------|-----------------------|--|---------------------------------|---------------------|---|
| Bit               | Bit Name Type Reset   |  |                                 | Description         |   |
| 7:6               | 7:6 WDOG_B_CFG R/W 00 |  | When WDOG_B is asserted to low, | PMIC reset behavior |   |

PCA9450

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 8M application processor family

Table 29. 0x08 RESET\_CTRL...continued

| 0x08 - RESET_CTRL |                |      |                                                                   | Reset Type                                  | S                                |  |
|-------------------|----------------|------|-------------------------------------------------------------------|---------------------------------------------|----------------------------------|--|
| Bit               | Name           | Туре | Reset                                                             | Description                                 |                                  |  |
|                   |                |      |                                                                   | 00b = WDOG_B reset is disabled              |                                  |  |
|                   |                |      |                                                                   | 01b = Warm Reset, POR_B pin is a            | asserted low for 20 ms           |  |
|                   |                |      |                                                                   | 10b = Cold Reset, All voltage regul<br>LDO2 | lators are recycled except LDO1/ |  |
|                   |                |      |                                                                   | 11b = Cold Reset, All voltage regul         | ators are recycled               |  |
|                   |                |      | When PMIC_RST_B is asserted to 00b = PMIC_RST_B reset is disable. |                                             |                                  |  |
| 5:4               | PMIC RST CFG   | R/W  | 10                                                                | 01b = Warm Reset, POR_B pin is a            | asserted low for 20 ms           |  |
| 5.4 PMIC_RST_CFG  | IX/VV          |      | 10b = Cold Reset, All voltage reg                                 | gulators are recycled except                |                                  |  |
|                   |                |      |                                                                   | 11b = Cold Reset, All voltage regul         | ators are recycled               |  |
| 3                 | RSVD           | R/W  | 0                                                                 | Reserved                                    |                                  |  |
|                   |                |      |                                                                   | PMIC_RST_B debounce time                    |                                  |  |
|                   |                |      |                                                                   | 000b = 10 ms                                |                                  |  |
|                   |                |      |                                                                   | 001b = 50 ms                                |                                  |  |
|                   |                |      |                                                                   | 010b = 100 ms                               |                                  |  |
| 2:0               | T_PMIC_RST_DEB | R/W  | 001                                                               | 011b = 500 ms                               |                                  |  |
|                   |                |      |                                                                   | 100b = 1 sec                                |                                  |  |
|                   |                |      |                                                                   | 101b = 2 sec                                |                                  |  |
|                   |                |      |                                                                   | 110b = 4 sec                                |                                  |  |
|                   |                |      |                                                                   | 111b = 8 sec                                |                                  |  |

### 8.2.10 0x09 CONFIG1

### VSYS\_UVLO and LOW VSYS configuration register

Table 30. 0x09 CONFIG1

| 0x09 | 0x09 - CONFIG1 |      |       | Reset Type                                                                                                 | S1                |  |
|------|----------------|------|-------|------------------------------------------------------------------------------------------------------------|-------------------|--|
| Bit  | Name           | Туре | Reset | Description                                                                                                |                   |  |
| 7:6  | LOW_VSYS       | R/W  | 01    | Low VSYS threshold above V <sub>SYS_UVLO</sub> 00b = 100 mV <b>01b = 200 mV</b> 10b = 300 mV  11b = 400 mV |                   |  |
| 5:4  | VSYS_UVLO      | R/W  | 01    | VSYS UVLO Rising threshold<br>00b = 2.85 V<br><b>01b = 3.0 V</b><br>10b = 3.15 V<br>11b = 3.3 V            |                   |  |
| 3:2  | RSVD           | R/W  | 00    | Reserved                                                                                                   |                   |  |
| 1    | tFLT_SD_WAIT   | R/W  | 0     | Wait time for AP action when regular <b>0b = 100 ms</b> 1b = 120 µs                                        | ator fault occurs |  |
| 0    | THERM_SD_DIS   | R/W  | 0     | Thermal shutdown disable bit <b>0b = Enable Thermal shutdown</b>                                           |                   |  |

PCA9450

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 8M application processor family

Table 30. 0x09 CONFIG1...continued

| 0x09 – CONFIG1 |                    |  |  | Reset Type                    | S1 |
|----------------|--------------------|--|--|-------------------------------|----|
| Bit            | it Name Type Reset |  |  | Description                   |    |
|                |                    |  |  | 1b = Disable Thermal shutdown |    |

### 8.2.11 0x0A CONFIG2

### I2C Level translator control register

Table 31. 0x0A CONFIG2

| 0x0A - CONFIG2 |           |      |       | Reset Type                                                                                                                                                | 0 |
|----------------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Bit            | Name      | Туре | Reset | Description                                                                                                                                               |   |
| 7              | RSVD      | R/W  | 0     | Reserved                                                                                                                                                  |   |
| 6:4            | RSVD      | R/W  | 000   | Reserved                                                                                                                                                  |   |
| 3:2            | RSVD      | R/W  | 00    | Reserved                                                                                                                                                  |   |
| 1:0            | I2C_LT_EN | R/W  | 00    | I2C level translator enable <b>00b = Forced Disable</b> 01b = Enable only when STANDBY and RUN mode  10b = Enable only when RUN mode  11b = Forced enable |   |

Power management IC for i.MX 8M application processor family

## 8.2.12 0x0C BUCK123\_DVS

BUCK1, BUCK2, BUCK3 DVS control register with preset value

Table 32. 0x0C BUCK123\_DVS

| 0x0C - BUCK123_DVS |               |      |       | Reset Type                                                                                                                                                        | 0  |
|--------------------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit                | Name          | Туре | Reset | Description                                                                                                                                                       |    |
| 7                  | PRESET_EN     | R/W  | 1     | BUCK123 output voltage selection  0b = BUCK voltage is determined by each BUCKxOUT_DVS0 or BUCKxOUT_DVS1.  1b = BUCK voltage is determined by Bx_DVS_PRESET bits. |    |
| 6:5                | B3_DVS_PRESET | R/W  | 01    | BUCK3 (VPU/GPU) Preset voltage option, only for PCA9450AA.  00b = 0.8 V  01b = 0.85 V  10b = 0.9 V  11b = 0.95 V                                                  |    |
| 4:3                | B1_DVS_PRESET | R/W  | 01    | BUCK1 (SOC) Preset voltage option<br>00b = 0.8 V<br><b>01b = 0.85 V</b><br>10b = 0.9 V<br>11b = 0.95 V                                                            |    |
| 2:0                | B2_DVS_PRESET | R/W  | 001   | BUCK2 (ARM) Preset voltage option 000b = 0.8 V  001b = 0.85 V  010b = 0.9 V  011b = 0.95 V  100b - 111b = 1.0 V                                                   | on |

### 8.2.13 0x0D BUCK1OUT\_LIMIT

BUCK1 output voltage limit register

Table 33. 0x0D BUCK1OUT\_LIMIT

| 0x0D - BUCK1OUT_LIMIT |          |     |             | Reset Type                                                                                       | 0 |
|-----------------------|----------|-----|-------------|--------------------------------------------------------------------------------------------------|---|
| Bit Name Type Reset   |          |     | Reset       | Description                                                                                      |   |
| 7                     | RSVD     | R/W | 0           | Reserved                                                                                         |   |
| 6:0                   | B1_LIMIT | R/W | 001<br>1100 | BUCK1 output voltage limit Programmable from 0.60 V to 2.1875 V in 12.5 mV step Default = 0.95 V |   |

## 8.2.14 0x0E BUCK2OUT\_LIMIT

BUCK2 output voltage limit register

Table 34. 0x0E BUCK2OUT\_LIMIT

| 0x0E - BUCK2OUT_LIMIT |                     |     |   | Reset Type  | 0 |
|-----------------------|---------------------|-----|---|-------------|---|
| Bit                   | Bit Name Type Reset |     |   | Description |   |
| 7                     | RSVD                | R/W | 0 | Reserved    |   |

PCA9450

All information provided in this document is subject to legal disclaimers.

### Power management IC for i.MX 8M application processor family

Table 34. 0x0E BUCK2OUT\_LIMIT...continued

| 0x0E - BUCK2OUT_LIMIT |          |             |      | Reset Type                                                                                       | 0 |
|-----------------------|----------|-------------|------|--------------------------------------------------------------------------------------------------|---|
| Bit Name Type Reset   |          | Description |      |                                                                                                  |   |
| 6:0                   | B2_LIMIT | R/W         | 1010 | BUCK2 output voltage limit Programmable from 0.60 V to 2.1875 V in 12.5 mV step Default = 1.00 V |   |

## 8.2.15 0x0F BUCK3OUT\_LIMIT

BUCK3 output voltage limit register. This register is only for PCA9450AA

Table 35. 0x0F BUCK3OUT\_LIMIT

| 0x0F - BUCK3OUT_LIMIT |                   |     |             | Reset Type                                                                                       | 0 |
|-----------------------|-------------------|-----|-------------|--------------------------------------------------------------------------------------------------|---|
| Bit                   | t Name Type Reset |     | Description |                                                                                                  |   |
| 7                     | RSVD              | R/W | 0           | Reserved                                                                                         |   |
| 6:0                   | B3_LIMIT          | R/W | 001<br>1100 | BUCK3 output voltage limit Programmable from 0.60 V to 2.1875 V in 12.5 mV step Default = 0.95 V |   |

#### 8.2.16 0x10 BUCK1CTRL

BUCK1 control register for Ramp, DVS control, Active discharge, FPWM and Enable.

Table 36. 0x10 BUCK1CTRL

| 0x10 | 0x10 - BUCK1CTRL |      |       | Reset Type                                                                                                                                                | 0 |  |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name             | Туре | Reset | Description                                                                                                                                               |   |  |
| 7:6  | RAMP             | R/W  | 01    | BUCK1 DVS speed<br>00b = 25 mV / 1 µs<br><b>01b = 25 mV / 2 µs</b><br>10b = 25 mV / 4 µs<br>11b = 25 mV / 8 µs                                            |   |  |
| 5    | RSVD             | R/W  | 0     | Reserved                                                                                                                                                  |   |  |
| 4    | DVS_CTRL         | R/W  | 0     | DVS Control configuration  0b = BUCK voltage is determined by BUCK1VOUT_DVS0 register regardless of PMIC_STBY_REQ  1b = DVS control through PMIC_STBY_REQ |   |  |
| 3    | BUCK1AD          | R/W  | 1     | BUCK1 Active discharge 0b = Always disable Active discharge resistor 1b = Enable Active discharge resistor when regulator is OFF                          |   |  |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode  0b = Automatic PFM and PWM mode transition  1b = Forced PWM mode                                                                         |   |  |
| 1:0  | B1_ENMODE        | R/W  | 01    | BUCK1 enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON                              |   |  |

Power management IC for i.MX 8M application processor family

## 8.2.17 0x11 BUCK1OUT\_DVS0

BUCK1 DVS output voltage at PMIC\_STBY\_REQ = L

Table 37. 0x11 BUCK1OUT\_DVS0

| 0x                  | 0x11 - BUCK1OUT_DVS0 |             |             | Reset Type                                                                                                | 0 |  |  |  |
|---------------------|----------------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------|---|--|--|--|
| Bit Name Type Reset |                      | Description |             |                                                                                                           |   |  |  |  |
| 7                   | RSVD                 | R/W         | 0           | Reserved                                                                                                  |   |  |  |  |
| 6:0                 | B1_DVS0              | R/W         | 001<br>0100 | BUCK1 DVS0 Output voltage Programmable from 0.60 V to 2.1875 V in 12.5 mV step. Table 12 Default = 0.85 V |   |  |  |  |

# 8.2.18 0x12 BUCK1OUT\_DVS1

BUCK1 DVS output voltage at PMIC\_STBY\_REQ = H

Table 38. 0x12 BUCK1OUT\_DVS1

| 0x12 - BUCK1OUT_DVS1 |         |      |             | Reset Type                                                                                                | 0 |  |
|----------------------|---------|------|-------------|-----------------------------------------------------------------------------------------------------------|---|--|
| Bit                  | Name    | Туре | Reset       | Description                                                                                               |   |  |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                                                  |   |  |
| 6:0                  | B1_DVS1 | R/W  | 001<br>0100 | BUCK1 DVS1 Output voltage Programmable from 0.60 V to 2.1875 V in 12.5 mV step. Table 12 Default = 0.85 V |   |  |

#### 8.2.19 0x13 BUCK2CTRL

BUCK2 control register for Ramp, DVS control, Active discharge, FPWM and Enable.

Table 39. 0x13 BUCK2CTRL

| 0x13 | 0x13 - BUCK2CTRL |      |       | Reset Type                                                                                                                                                | 0                 |  |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
| Bit  | Name             | Туре | Reset | Description                                                                                                                                               |                   |  |
| 7:6  | RAMP             | R/W  | 01    | BUCK2 DVS speed<br>00b = 25 mV / 1 µs<br><b>01b = 25 mV / 2 µs</b><br>10b = 25 mV / 4 µs<br>11b = 25 mV / 8 µs                                            |                   |  |
| 5    | RSVD             | R/W  | 0     | Reserved                                                                                                                                                  |                   |  |
| 4    | DVS_CTRL         | R/W  | 0     | DVS Control configuration  0b = BUCK voltage is determined by BUCK2VOUT_DVS0 register regardless of PMIC_STBY_REQ  1b = DVS control through PMIC_STBY_REQ |                   |  |
| 3    | BUCK2AD          | R/W  | 1     | BUCK2 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF                        |                   |  |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode <b>0b = Automatic PFM and PW</b> 1b = Forced PWM mode                                                                                     | M mode transition |  |

## Power management IC for i.MX 8M application processor family

Table 39. 0x13 BUCK2CTRL...continued

| 0x13 - BUCK2CTRL |                     |     |             | Reset Type                                                                                                      | 0                    |
|------------------|---------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------|----------------------|
| Bit              | Bit Name Type Reset |     | Description |                                                                                                                 |                      |
| 1:0              | B2_ENMODE           | R/W | 10          | BUCK2 enable mode<br>00b = OFF<br>01b = ON by PMIC_ON_REQ = H<br>10b = ON by PMIC_ON_REQ = H<br>11b = Always ON | && PMIC_STBY_REQ = L |

## 8.2.20 0x14 BUCK2OUT\_DVS0

BUCK2 DVS output voltage at PMIC\_STBY\_REQ = L

Table 40. 0x14 BUCK2OUT\_DVS0

| 0x14 - BUCK2OUT_DVS0 |         |      |             | Reset Type                                                                   | 0                                     |  |
|----------------------|---------|------|-------------|------------------------------------------------------------------------------|---------------------------------------|--|
| Bit                  | Name    | Туре | Reset       | Description                                                                  |                                       |  |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                     |                                       |  |
| 6:0                  | B2_DVS0 | R/W  | 001<br>0100 | BUCK2 DVS0 Output voltage Programmable from 0.60 V to 2.187 Default = 0.85 V | 75 V in 12.5 mV step. <u>Table 45</u> |  |

## 8.2.21 0x15 BUCK2OUT\_DVS1

BUCK2 DVS output voltage at PMIC\_STBY\_REQ = H

Table 41. 0x15 BUCK2OUT DVS1

| 0x15 - BUCK2OUT_DVS1 |         |             |             | Reset Type                                                                                                | 0 |  |
|----------------------|---------|-------------|-------------|-----------------------------------------------------------------------------------------------------------|---|--|
| Bit Name Type Reset  |         | Description |             |                                                                                                           |   |  |
| 7                    | RSVD    | R/W         | 0           | Reserved                                                                                                  |   |  |
| 6:0                  | B2_DVS1 | R/W         | 001<br>0100 | BUCK2 DVS1 Output voltage Programmable from 0.60 V to 2.1875 V in 12.5 mV step. Table 45 Default = 0.85 V |   |  |

#### 8.2.22 0x16 BUCK3CTRL

BUCK3 control register for Ramp, DVS control, Active discharge, FPWM and Enable. The registers related to BUCK3 are only for PCA9450AA.

Table 42. 0x16 BUCK3CTRL

| Tuble | Table 42. WTO BOOKSOTKE |     |             |                                                                                                                |   |  |  |  |
|-------|-------------------------|-----|-------------|----------------------------------------------------------------------------------------------------------------|---|--|--|--|
| 0x16  | 0x16 - BUCK3CTRL        |     |             | Reset Type                                                                                                     | 0 |  |  |  |
| Bit   | Bit Name Type Reset     |     | Description |                                                                                                                |   |  |  |  |
| 7:6   | RAMP                    | R/W | 01          | BUCK3 DVS speed<br>00b = 25 mV / 1 µs<br><b>01b = 25 mV / 2 µs</b><br>10b = 25 mV / 4 µs<br>11b = 25 mV / 8 µs |   |  |  |  |
| 5     | RSVD                    | R/W | 0           | Reserved                                                                                                       |   |  |  |  |

PCA9450

## Power management IC for i.MX 8M application processor family

Table 42. 0x16 BUCK3CTRL...continued

| 0x16 | 0x16 - BUCK3CTRL |      |       | Reset Type                                                                                                                                                     | 0 |  |
|------|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name             | Туре | Reset | Description                                                                                                                                                    |   |  |
| 4    | DVS_CTRL         | R/W  | 0     | DVS Control configuration <b>0b = BUCK voltage is determined by BUCK3VOUT_DVS0 register regardless of PMIC_STBY_REQ 1b = DVS control through PMIC_STBY_REQ</b> |   |  |
| 3    | BUCK3AD          | R/W  | 1     | BUCK3 Active discharge 0b = Always disable Active discharge resistor 1b = Enable Active discharge resistor when regulator is OFF                               |   |  |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode  0b = Automatic PFM and PWM mode transition  1b = Forced PWM mode                                                                              |   |  |
| 1:0  | B3_ENMODE        | R/W  | 01    | BUCK3 enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON                                   |   |  |

## 8.2.23 0x17 BUCK3OUT\_DVS0

BUCK3 DVS output voltage at PMIC\_STBY\_REQ = L

Table 43. 0x17 BUCK3OUT\_DVS0

| 0x17 - BUCK3OUT_DVS0 |         |      |             | Reset Type                                                                                                | 0 |  |
|----------------------|---------|------|-------------|-----------------------------------------------------------------------------------------------------------|---|--|
| Bit                  | Name    | Туре | Reset       | Description                                                                                               |   |  |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                                                  |   |  |
| 6:0                  | B3_DVS0 | R/W  | 001<br>0100 | BUCK3 DVS0 Output voltage Programmable from 0.60 V to 2.1875 V in 12.5 mV step. Table 45 Default = 0.85 V |   |  |

# 8.2.24 0x18 BUCK3OUT\_DVS1

BUCK3 DVS output voltage a PMIC\_STBY\_REQ = H

Table 44. 0x18 BUCK3OUT\_DVS1

| 0x18 - BUCK3OUT_DVS1 |         |      |             | Reset Type                                                                                                | 0 |  |
|----------------------|---------|------|-------------|-----------------------------------------------------------------------------------------------------------|---|--|
| Bit                  | Name    | Туре | Reset       | Description                                                                                               |   |  |
| 7                    | RSVD    | R/W  | 0           | Reserved                                                                                                  |   |  |
| 6:0                  | B3_DVS1 | R/W  | 001<br>0100 | BUCK3 DVS1 Output voltage Programmable from 0.60 V to 2.1875 V in 12.5 mV step. Table 45 Default = 0.85 V |   |  |

# Power management IC for i.MX 8M application processor family

Table 45. BUCK1, BUCK2, BUCK3 Output voltage table

|      | JOICI, BOOKE, B |      |          |      | I        |      |          |
|------|-----------------|------|----------|------|----------|------|----------|
| Code | Voltage         | Code | Voltage  | Code | Voltage  | Code | Voltage  |
| 0x00 | 0.6000 V        | 0x20 | 1.0000 V | 0x40 | 1.4000 V | 0x60 | 1.8000 V |
| 0x01 | 0.6125 V        | 0x21 | 1.0125 V | 0x41 | 1.4125 V | 0x61 | 1.8125 V |
| 0x02 | 0.6250 V        | 0x22 | 1.0250 V | 0x42 | 1.4250 V | 0x62 | 1.8250 V |
| 0x03 | 0.6375 V        | 0x23 | 1.0375 V | 0x43 | 1.4375 V | 0x63 | 1.8375 V |
| 0x04 | 0.6500 V        | 0x24 | 1.0500 V | 0x44 | 1.4500 V | 0x64 | 1.8500 V |
| 0x05 | 0.6625 V        | 0x25 | 1.0625 V | 0x45 | 1.4625 V | 0x65 | 1.8625 V |
| 0x06 | 0.6750 V        | 0x26 | 1.0750 V | 0x46 | 1.4750 V | 0x66 | 1.8750 V |
| 0x07 | 0.6875 V        | 0x27 | 1.0875 V | 0x47 | 1.4875 V | 0x67 | 1.8875 V |
| 0x08 | 0.7000 V        | 0x28 | 1.1000 V | 0x48 | 1.5000 V | 0x68 | 1.9000 V |
| 0x09 | 0.7125 V        | 0x29 | 1.1125 V | 0x49 | 1.5125 V | 0x69 | 1.9125 V |
| 0x0A | 0.7250 V        | 0x2A | 1.1250 V | 0x4A | 1.5250 V | 0x6A | 1.9250 V |
| 0x0B | 0.7375 V        | 0x2B | 1.1375 V | 0x4B | 1.5375 V | 0x6B | 1.9375 V |
| 0x0C | 0.7500 V        | 0x2C | 1.1500 V | 0x4C | 1.5500 V | 0x6C | 1.9500 V |
| 0x0D | 0.7625 V        | 0x2D | 1.1625 V | 0x4D | 1.5625 V | 0x6D | 1.9625 V |
| 0x0E | 0.7750 V        | 0x2E | 1.1750 V | 0x4E | 1.5750 V | 0x6E | 1.9750 V |
| 0x0F | 0.7875 V        | 0x2F | 1.1875 V | 0x4F | 1.5875 V | 0x6F | 1.9875 V |
| 0x10 | 0.8000 V        | 0x30 | 1.2000 V | 0x50 | 1.6000 V | 0x70 | 2.0000 V |
| 0x11 | 0.8125 V        | 0x31 | 1.2125 V | 0x51 | 1.6125 V | 0x71 | 2.0125 V |
| 0x12 | 0.8250 V        | 0x32 | 1.2250 V | 0x52 | 1.6250 V | 0x72 | 2.0250 V |
| 0x13 | 0.8375 V        | 0x33 | 1.2375 V | 0x53 | 1.6375 V | 0x73 | 2.0375 V |
| 0x14 | 0.8500 V        | 0x34 | 1.2500 V | 0x54 | 1.6500 V | 0x74 | 2.0500 V |
| 0x15 | 0.8625 V        | 0x35 | 1.2625 V | 0x55 | 1.6625 V | 0x75 | 2.0625 V |
| 0x16 | 0.8750 V        | 0x36 | 1.2750 V | 0x56 | 1.6750 V | 0x76 | 2.0750 V |
| 0x17 | 0.8875 V        | 0x37 | 1.2875 V | 0x57 | 1.6875 V | 0x77 | 2.0875 V |
| 0x18 | 0.9000 V        | 0x38 | 1.3000 V | 0x58 | 1.7000 V | 0x78 | 2.1000 V |
| 0x19 | 0.9125 V        | 0x39 | 1.3125 V | 0x59 | 1.7125 V | 0x79 | 2.1125 V |
| 0x1A | 0.9250 V        | 0x3A | 1.3250 V | 0x5A | 1.7250 V | 0x7A | 2.1250 V |
| 0x1B | 0.9375 V        | 0x3B | 1.3375 V | 0x5B | 1.7375 V | 0x7B | 2.1375 V |
| 0x1C | 0.9500 V        | 0x3C | 1.3500 V | 0x5C | 1.7500 V | 0x7C | 2.1500 V |
| 0x1D | 0.9625 V        | 0x3D | 1.3625 V | 0x5D | 1.7625 V | 0x7D | 2.1625 V |
| 0x1E | 0.9750 V        | 0x3E | 1.3750 V | 0x5E | 1.7750 V | 0x7E | 2.1750 V |
| 0x1F | 0.9875 V        | 0x3F | 1.3875 V | 0x5F | 1.7875 V | 0x7F | 2.1875 V |

#### 8.2.25 0x19 BUCK4CTRL

BUCK4 control register for Active discharge, FPWM and Enable.

## Power management IC for i.MX 8M application processor family

Table 46. 0x19 BUCK4CTRL

| 0x19 | 0x19 – BUCK4CTRL |      |       | Reset Type                                                                                                                         | 0 |  |
|------|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name             | Туре | Reset | Description                                                                                                                        |   |  |
| 7:4  | RSVD             | R/W  | 0000  | Reserved                                                                                                                           |   |  |
| 3    | BUCK4AD          | R/W  | 1     | BUCK4 Active discharge  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |   |  |
| 2    | FPWM             | R/W  | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM mode transition</b> 1b = Forced PWM mode                                             |   |  |
| 1:0  | B4_ENMODE        | R/W  | 01    | BUCK4 enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON       |   |  |

## 8.2.26 0x1A BUCK4OUT

BUCK4 output voltage configuration register

Table 47. 0x1A BUCK4OUT

| 0x1A - BUCK4OUT     |        |     |             | Reset Type                                                                                      | 0 |  |
|---------------------|--------|-----|-------------|-------------------------------------------------------------------------------------------------|---|--|
| Bit Name Type Reset |        |     | Reset       | Description                                                                                     |   |  |
| 7                   | RSVD   | R/W | 0           | Reserved                                                                                        |   |  |
| 6:0                 | B4_OUT | R/W | 110<br>1100 | BUCK4 Output voltage Programmable from 0.60 V to 3.40 V in 25 mV step. Table 52 Default = 3.3 V |   |  |

#### 8.2.27 0x1B BUCK5CTRL

BUCK5 control register for Active discharge, FPWM and Enable.

Table 48. 0x1B BUCK5CTRL

| 0x1E                | 0x1B – BUCK5CTRL |     |       | Reset Type                                                                                                                       | 0           |  |  |
|---------------------|------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| Bit Name Type Reset |                  |     | Reset | Description                                                                                                                      | Description |  |  |
| 7:4                 | RSVD             | R/W | 0000  | Reserved                                                                                                                         |             |  |  |
| 3                   | BUCK5AD          | R/W | 1     | BUCK5 Active discharge 0b = Always disable Active discharge resistor 1b = Enable Active discharge resistor when regulator is OFF |             |  |  |
| 2                   | FPWM             | R/W | 0     | Forced PWM mode <b>0b = Automatic PFM and PWM mode transition</b> 1b = Forced PWM mode                                           |             |  |  |
| 1:0                 | B5_ENMODE        | R/W | 01    | BUCK5 enable mode<br>00b = OFF<br>01b = ON by PMIC_ON_REQ = H<br>10b = ON by PMIC_ON_REQ = H                                     |             |  |  |

## Power management IC for i.MX 8M application processor family

Table 48. 0x1B BUCK5CTRL...continued

| 0x1B | 0x1B - BUCK5CTRL |               | Reset Type      | 0           |  |
|------|------------------|---------------|-----------------|-------------|--|
| Bit  | Name             | ne Type Reset |                 | Description |  |
|      |                  |               | 11b = Always ON |             |  |

## 8.2.28 0x1C BUCK5OUT

BUCK5 output voltage configuration register

Table 49. 0x1C BUCK5OUT

| 0x1C - BUCK5OUT |                     |     |             | Reset Type                                                                                      | 0 |
|-----------------|---------------------|-----|-------------|-------------------------------------------------------------------------------------------------|---|
| Bit             | Bit Name Type Reset |     | Description |                                                                                                 |   |
| 7               | RSVD                | R/W | 0           | Reserved                                                                                        |   |
| 6:0             | B5_OUT              | R/W | 011<br>0000 | BUCK5 Output voltage Programmable from 0.60 V to 3.40 V in 25 mV step. Table 52 Default = 1.8 V |   |

#### 8.2.29 0x1D BUCK6CTRL

BUCK6 control register for Active discharge, FPWM and Enable.

Table 50. 0x1D BUCK6CTRL

| 0x1D | - BUCK6OUT |      |       | Reset Type                                                                                                                       | 0                    |  |
|------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| Bit  | Name       | Туре | Reset | Description                                                                                                                      |                      |  |
| 7:4  | RSVD       | R/W  | 0000  | Reserved                                                                                                                         |                      |  |
| 3    | BUCK6AD    | R/W  | 1     | BUCK6 Active discharge 0b = Always disable Active discharge resistor 1b = Enable Active discharge resistor when regulator is OFF |                      |  |
| 2    | FPWM       | R/W  | 0     | Forced PWM mode  0b = Automatic PFM and PWM mode transition  1b = Forced PWM mode                                                |                      |  |
| 1:0  | B6_ENMODE  | R/W  | 01    | BUCK6 enable mode<br>00b = OFF<br>01b = ON by PMIC_ON_REQ = H<br>10b = ON by PMIC_ON_REQ = H<br>11b = Always ON                  | && PMIC_STBY_REQ = L |  |

#### 8.2.30 0x1E BUCK6OUT

BUCK6 output voltage configuration register

Table 51. 0x1E BUCK6OUT

| 0x1E - BUCK6CTRL    |        |             |   | Reset Type O                                                                    |  |
|---------------------|--------|-------------|---|---------------------------------------------------------------------------------|--|
| Bit Name Type Reset |        | Description |   |                                                                                 |  |
| 7                   | RSVD   | R/W         | 0 | Reserved                                                                        |  |
| 6:0                 | B6_OUT | R/W         |   | BUCK6 Output voltage Programmable from 0.60 V to 3.40 V in 25 mV step. Table 52 |  |

PCA9450

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

# Power management IC for i.MX 8M application processor family

Table 51. 0x1E BUCK6OUT...continued

| 0x1E | 0x1E - BUCK6CTRL |      |       | Reset Type      | 0 |
|------|------------------|------|-------|-----------------|---|
| Bit  | Name             | Туре | Reset | Description     |   |
|      |                  |      |       | Default = 1.1 V |   |

Table 52. BUCK4, BUCK5, BUCK6 Output voltage table

|      |         | oonto oatpat | rontago tablo |      |         |      |         |
|------|---------|--------------|---------------|------|---------|------|---------|
| Code | Voltage | Code         | Voltage       | Code | Voltage | Code | Voltage |
| 0x00 | 0.600 V | 0x20         | 1.400 V       | 0x40 | 2.200 V | 0x60 | 3.000 V |
| 0x01 | 0.625 V | 0x21         | 1.425 V       | 0x41 | 2.225 V | 0x61 | 3.025 V |
| 0x02 | 0.650 V | 0x22         | 1.450 V       | 0x42 | 2.250 V | 0x62 | 3.050 V |
| 0x03 | 0.675 V | 0x23         | 1.475 V       | 0x43 | 2.275 V | 0x63 | 3.075 V |
| 0x04 | 0.700 V | 0x24         | 1.500 V       | 0x44 | 2.300 V | 0x64 | 3.100 V |
| 0x05 | 0.725 V | 0x25         | 1.525 V       | 0x45 | 2.325 V | 0x65 | 3.125 V |
| 0x06 | 0.750 V | 0x26         | 1.550 V       | 0x46 | 2.350 V | 0x66 | 3.150 V |
| 0x07 | 0.775 V | 0x27         | 1.575 V       | 0x47 | 2.375 V | 0x67 | 3.175 V |
| 0x08 | 0.800 V | 0x28         | 1.600 V       | 0x48 | 2.400 V | 0x68 | 3.200 V |
| 0x09 | 0.825 V | 0x29         | 1.625 V       | 0x49 | 2.425 V | 0x69 | 3.225 V |
| 0x0A | 0.850 V | 0x2A         | 1.650 V       | 0x4A | 2.450 V | 0x6A | 3.250 V |
| 0x0B | 0.875 V | 0x2B         | 1.675 V       | 0x4B | 2.475 V | 0x6B | 3.275 V |
| 0x0C | 0.900 V | 0x2C         | 1.700 V       | 0x4C | 2.500 V | 0x6C | 3.300 V |
| 0x0D | 0.925 V | 0x2D         | 1.725 V       | 0x4D | 2.525 V | 0x6D | 3.325 V |
| 0x0E | 0.950 V | 0x2E         | 1.750 V       | 0x4E | 2.550 V | 0x6E | 3.350 V |
| 0x0F | 0.975 V | 0x2F         | 1.775 V       | 0x4F | 2.575 V | 0x6F | 3.375 V |
| 0x10 | 1.000 V | 0x30         | 1.800 V       | 0x50 | 2.600 V | 0x70 | 3.400 V |
| 0x11 | 1.025 V | 0x31         | 1.825 V       | 0x51 | 2.625 V | 0x71 | 3.400 V |
| 0x12 | 1.050 V | 0x32         | 1.850 V       | 0x52 | 2.650 V | 0x72 | 3.400 V |
| 0x13 | 1.075 V | 0x33         | 1.875 V       | 0x53 | 2.675 V | 0x73 | 3.400 V |
| 0x14 | 1.100 V | 0x34         | 1.900 V       | 0x54 | 2.700 V | 0x74 | 3.400 V |
| 0x15 | 1.125 V | 0x35         | 1.925 V       | 0x55 | 2.725 V | 0x75 | 3.400 V |
| 0x16 | 1.150 V | 0x36         | 1.950 V       | 0x56 | 2.750 V | 0x76 | 3.400 V |
| 0x17 | 1.175 V | 0x37         | 1.975 V       | 0x57 | 2.775 V | 0x77 | 3.400 V |
| 0x18 | 1.200 V | 0x38         | 2.000 V       | 0x58 | 2.800 V | 0x78 | 3.400 V |
| 0x19 | 1.225 V | 0x39         | 2.025 V       | 0x59 | 2.825 V | 0x79 | 3.400 V |
| 0x1A | 1.250 V | 0x3A         | 2.050 V       | 0x5A | 2.850 V | 0x7A | 3.400 V |
| 0x1B | 1.275 V | 0x3B         | 2.075 V       | 0x5B | 2.875 V | 0x7B | 3.400 V |
| 0x1C | 1.300 V | 0x3C         | 2.100 V       | 0x5C | 2.900 V | 0x7C | 3.400 V |
| 0x1D | 1.325 V | 0x3D         | 2.125 V       | 0x5D | 2.925 V | 0x7D | 3.400 V |
| 0x1E | 1.350 V | 0x3E         | 2.150 V       | 0x5E | 2.950 V | 0x7E | 3.400 V |
|      |         |              |               |      |         |      |         |

# Power management IC for i.MX 8M application processor family

Table 52. BUCK4, BUCK5, BUCK6 Output voltage table...continued

| Code | Voltage | Code | Voltage | Code | Voltage | Code | Voltage |
|------|---------|------|---------|------|---------|------|---------|
| 0x1F | 1.375 V | 0x3F | 2.175 V | 0x5F | 2.975 V | 0x7F | 3.400 V |

Power management IC for i.MX 8M application processor family

## 8.2.31 0x20 LDO\_AD\_CTRL

LDO active discharge resistor configuration register

Table 53. 0x20 LDO\_AD\_CTRL

| 0x20 | - LDO_AD_CTRL |      |       | Reset Type                                                                                                                               | 0           |  |  |
|------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| 3it  | Name          | Туре | Reset | Description                                                                                                                              | Description |  |  |
| 7    | LDO1_AD       | R/W  | 1     | LDO1 Active discharge enable  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |             |  |  |
| 6    | LDO2_AD       | R/W  | 1     | LDO2 Active discharge enable  0b = Always disable Active discharge resistor  1b = Enable Active discharge resistor when regulator is OFF |             |  |  |
| 5    | LDO3_AD       | R/W  | 1     | LDO3 Active discharge enable 0b = Always disable Active discharge resistor 1b = Enable Active discharge resistor when regulator is OFF   |             |  |  |
| 1    | LDO4_AD       | R/W  | 1     | LDO4 Active discharge enable 0b = Always disable Active discharge 1b = Enable Active discharge res                                       | •           |  |  |
| 3    | LDO5_AD       | R/W  | 1     | LDO5 Active discharge enable 0b = Always disable Active discharge 1b = Enable Active discharge res                                       |             |  |  |
| 2    | RSVD          | R/W  | 0     | Reserved                                                                                                                                 |             |  |  |
| 1    | RSVD          | R/W  | 0     | Reserved                                                                                                                                 |             |  |  |
| )    | RSVD          | R/W  | 0     | Reserved                                                                                                                                 |             |  |  |

#### 8.2.32 0x21 LDO1CTRL

LDO1 control register for enable and voltage

Table 54. 0x21 LDO1CTRL

| 0x21 | - LDO1CTRL |      |       | Reset Type                                                                                                                                                                                  | 0 |  |
|------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name       | Туре | Reset | Description                                                                                                                                                                                 |   |  |
| 7:6  | ENMODE     | R/W  | 11    | LDO1 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON  * When LDO1 is turned off, PCA9450/A transitions to READY mode |   |  |
| 5:3  | RSVD       | R/W  | 000   | Reserved                                                                                                                                                                                    |   |  |
| 2:0  | L1_OUT     | R/W  | 010   | LDO1 output voltage Programmable from 1.6 V – 1.9 V, 3.0 V – 3.3 V in 100 mV step 000b = 1.6 V 001b = 1.7 V 010b = 1.8 V 011b = 1.9 V 100b = 3.0 V                                          |   |  |

PCA9450

All information provided in this document is subject to legal disclaimers.

## Power management IC for i.MX 8M application processor family

Table 54. 0x21 LDO1CTRL...continued

| 0x21 | 0x21 – LDO1CTRL |      |       | Reset Type   | 0 |
|------|-----------------|------|-------|--------------|---|
| Bit  | Name            | Туре | Reset | Description  |   |
|      |                 |      |       | 101b = 3.1 V |   |
|      |                 |      |       | 110b = 3.2 V |   |
|      |                 |      |       | 111b = 3.3 V |   |

#### 8.2.33 0x22 LDO2CTRL

LDO2 control register for enable and voltage

Table 55. 0x22 LDO2CTRL

| 0x22 | - LDO2CTRL |      |       | Reset Type                                                                                                                                                                                  | 0 |  |
|------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name       | Туре | Reset | Description                                                                                                                                                                                 |   |  |
| 7:6  | ENMODE     | R/W  | 11    | LDO2 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON  * When LDO2 is turned off, PCA9450/A transitions to READY mode |   |  |
| 5:3  | RSVD       | R/W  | 000   | Reserved                                                                                                                                                                                    |   |  |
| 2:0  | L2_OUT     | R/W  | 001   | LDO2 output voltage Programmable from 0.8 V to 1.15 V in 50 mV step 000b = 0.8 V 001b = 0.85 V 010b = 0.9 V 011b = 0.95 V 100b = 1.0 V 101b = 1.1 V 111b = 1.15 V                           |   |  |

## 8.2.34 0x23 LDO3CTRL

LDO3 control register for enable and voltage

Table 56. 0x23 LDO3CTRL

| 0x23 - LDO3CTRL |        |      |        | Reset Type                                                                                                                  | 0                                   |  |  |
|-----------------|--------|------|--------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|--|
| Bit             | Name   | Туре | Reset  | Description                                                                                                                 | Description                         |  |  |
| 7:6             | ENMODE | R/W  | 01     | LDO3 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON |                                     |  |  |
| 5               | RSVD   | R/W  | 0      | Reserved                                                                                                                    |                                     |  |  |
| 4:0             | L3_OUT | R/W  | 0 1010 | LDO3 output voltage<br>Programmable from 0.8 V to 3.3 V                                                                     | in 100 mV step, see <u>Table 57</u> |  |  |

## Power management IC for i.MX 8M application processor family

Table 57. LDO3 output voltage

| 0x00 : 0.80 V | 0x8 : 1.60 V | 0x10 : 2.40 V | 0x18 : 3.20 V |
|---------------|--------------|---------------|---------------|
| 0x01 : 0.90 V | 0x9 : 1.70 V | 0x11 : 2.50 V | 0x19 : 3.30 V |
| 0x02 : 1.00 V | 0xA : 1.80 V | 0x12 : 2.60 V | 0x1A : 3.30 V |
| 0x03 : 1.10 V | 0xB : 1.90 V | 0x13 : 2.70 V | 0x1B : 3.30 V |
| 0x04 : 1.20 V | 0xC : 2.00 V | 0x14 : 2.80 V | 0x1C : 3.30 V |
| 0x05 : 1.30 V | 0xD : 2.10 V | 0x15 : 2.90 V | 0x1D : 3.30 V |
| 0x06 : 1.40 V | 0xE : 2.20 V | 0x16 : 3.00 V | 0x1E : 3.30 V |
| 0x07 : 1.50 V | 0xF : 2.30 V | 0x17 : 3.10 V | 0x1F : 3.30 V |

## 8.2.35 0x24 LDO4CTRL

LDO4 control register for enable and voltage

Table 58. 0x24 LDO4CTRL

| 0x24 – LDO4CTRL |        |      |        | Reset Type                                                                                                                                                  | 0                                   |
|-----------------|--------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Bit             | Name   | Туре | Reset  | Description                                                                                                                                                 |                                     |
| 7:6             | ENMODE | R/W  | 01     | LDO4 Enable mode  00b = OFF (PCA9450B/PCA9450C)  01b = ON by PMIC_ON_REQ = H (PCA9450AA)  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON |                                     |
| 5               | RSVD   | R/W  | 0      | Reserved                                                                                                                                                    |                                     |
| 4:0             | L4_OUT | R/W  | 0 0001 | LDO4 output voltage<br>Programmable from 0.8 V to 3.3 V                                                                                                     | in 100 mV step, see <u>Table 59</u> |

Table 59. LDO4 output voltage

| 0x00 : 0.80 V | 0x8 : 1.60 V | 0x10 : 2.40 V | 0x18 : 3.20 V |
|---------------|--------------|---------------|---------------|
| 0x01 : 0.90 V | 0x9 : 1.70 V | 0x11 : 2.50 V | 0x19 : 3.30 V |
| 0x02 : 1.00 V | 0xA : 1.80 V | 0x12 : 2.60 V | 0x1A : 3.30 V |
| 0x03 : 1.10 V | 0xB : 1.90 V | 0x13 : 2.70 V | 0x1B : 3.30 V |
| 0x04 : 1.20 V | 0xC : 2.00 V | 0x14 : 2.80 V | 0x1C : 3.30 V |
| 0x05 : 1.30 V | 0xD : 2.10 V | 0x15 : 2.90 V | 0x1D : 3.30 V |
| 0x06 : 1.40 V | 0xE : 2.20 V | 0x16 : 3.00 V | 0x1E : 3.30 V |
| 0x07 : 1.50 V | 0xF : 2.30 V | 0x17 : 3.10 V | 0x1F : 3.30 V |

# 8.2.36 0x25 LDO5CTRL\_L

LDO5 control register for enable and voltage when SD\_VSEL is low

## Power management IC for i.MX 8M application processor family

Table 60. 0x25 LDO5CTRL\_L

| 0x25 - LDO5CTRL_L |          |      |       | Reset Type                                                                                                                  | 0           |  |  |
|-------------------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| Bit               | Name     | Туре | Reset | Description                                                                                                                 | Description |  |  |
| 7:6               | ENMODE   | R/W  | 01    | LDO5 Enable mode  00b = OFF  01b = ON by PMIC_ON_REQ = H  10b = ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L  11b = Always ON |             |  |  |
| 5:4               | RSVD     | R/W  | 00    | Reserved                                                                                                                    |             |  |  |
| 3:0               | L5_OUT_L | R/W  | 1111  | LDO5 output voltage when SD_VS<br>Programmable from 1.8 V to 3.3 V                                                          |             |  |  |

Table 61. LDO5 output voltage when SD\_VSEL = Low

| 0x00 : 1.80 V | 0x4 : 2.20 V | 0x8 : 2.60 V | 0xC : 3.00 V |
|---------------|--------------|--------------|--------------|
| 0x01 : 1.90 V | 0x5 : 2.30 V | 0x9 : 2.70 V | 0xD : 3.10 V |
| 0x02 : 2.00 V | 0x6 : 2.40 V | 0xA : 2.80 V | 0xE : 3.20 V |
| 0x03 : 2.10 V | 0x7 : 2.50 V | 0xB : 2.90 V | 0xF : 3.30 V |

## 8.2.37 0x26 LDO5CTRL\_H

LDO5 control register for enable and voltage when SD\_VSEL is High

Table 62. 0x26 LDO5CTRL\_H

| 0x26 - LDO5CTRL_H |          |      |       | Reset Type                                                                                                   | 0 |  |
|-------------------|----------|------|-------|--------------------------------------------------------------------------------------------------------------|---|--|
| Bit               | Name     | Туре | Reset | Description                                                                                                  |   |  |
| 7:6               | RSVD     | R/W  | 00    | Reserved                                                                                                     |   |  |
| 5:4               | RSVD     | R/W  | 00    | Reserved                                                                                                     |   |  |
| 3:0               | L5_OUT_H | R/W  | 0000  | LDO5 output voltage when SD_VSEL = High Programmable from 1.8 V to 3.3 V in 100 mV step, see <u>Table 63</u> |   |  |

Table 63. LDO5 output voltage when SD VSEL = High

| 0x00 : 1.80 V | 0x4 : 2.20 V | 0x8 : 2.60 V | 0xC : 3.00 V |
|---------------|--------------|--------------|--------------|
| 0x01 : 1.90 V | 0x5 : 2.30 V | 0x9 : 2.70 V | 0xD : 3.10 V |
| 0x02 : 2.00 V | 0x6 : 2.40 V | 0xA : 2.80 V | 0xE : 3.20 V |
| 0x03 : 2.10 V | 0x7 : 2.50 V | 0xB : 2.90 V | 0xF : 3.30 V |

## 8.2.38 0x2A LOADSW\_CTRL

Load switch control register for active discharge, short/over current and enable

## Power management IC for i.MX 8M application processor family

Table 64. 0x2A LOADSW\_CTRL

| 0x2A | - LOADSW_CTRL |      |       | Reset Type                                                                                                                                                         | 0 |  |
|------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name          | Туре | Reset | Description                                                                                                                                                        |   |  |
| 7    | SW_AD         | R/W  | 1     | Load switch active discharge  0b = Always disable active discharge resistor  1b = Enable active discharge resistor when it is OFF                                  |   |  |
| 6:5  | RSVD          | R/W  | 00    | Reserved                                                                                                                                                           |   |  |
| 4    | SW_SC         | R/W  | 0     | When switch detects short circuit current <b>0b = Turned OFF and set SWEN[1:0] are set to 00b automatically</b> 1b = Turned off and restart in 100 ms              |   |  |
| 3:2  | sw_oc         | R/W  | 01    | When load switch detects over current  00b = Turned OFF and set SWEN[1:0] are set to 00b automatically  01b = Turned off and restart in 100 ms  10b, 11b = stay ON |   |  |
| 1:0  | SWEN          | R/W  | 01    | SW Enable control  00b = Forced OFF  01b = Enabled by SW_EN pin  10b = Forced ON  11b = Forced ON                                                                  |   |  |

# 8.2.39 0x2B VRFLT1\_STS

Voltage regulator fault status register. It is latched to 1 once corresponding regulator detects fault. If the bit is overwritten to 1, the corresponding bit is newly updated by current status.

Table 65. 0x2B VRFLT1\_STS

| 0x2B | 0x2B - VRFLT1_STS |       |       | Reset Type                                                                                                                                                | S |  |
|------|-------------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit  | Name              | Туре  | Reset | Description                                                                                                                                               |   |  |
| 7    | SW_OCP            | R/W/C | 0     | Load SW OCP status, deglitched with t <sub>DEB_POKB_SW</sub> <b>0 = Load SW doesn't exceed current limit or is OFF</b> 1 = Load SW exceeded current limit |   |  |
| 6    | RSVD              | R/W/C | 0     | Reserved                                                                                                                                                  |   |  |
| 5    | BUCK6_FLT         | R/W/C | 0     | BUCK6 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK6 output is good or BUCK6 is OFF</b> 1b = BUCK6 output falls below 80 % of target   |   |  |
| 4    | BUCK5_FLT         | R/W/C | 0     | BUCK5 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK5 output is good or BUCK5 is OFF</b> 1b = BUCK5 output falls below 80 % of target   |   |  |
| 3    | BUCK4_FLT         | R/W/C | 0     | BUCK4 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK4 output is good or BUCK4 is OFF</b> 1b = BUCK4 output is below 80 %                |   |  |
| 2    | BUCK3_FLT         | R/W/C | 0     | BUCK3 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK3 output is good or BUCK3 is OFF</b> 1b = BUCK3 output falls below 80 % of target   |   |  |
| 1    | BUCK2_FLT         | R/W/C | 0     | BUCK2 Fault status, deglitched w 0b = BUCK2 output is good or E                                                                                           |   |  |

## Power management IC for i.MX 8M application processor family

Table 65. 0x2B VRFLT1\_STS...continued

| 0x2B - VRFLT1_STS   |           |       |       | Reset Type                                                                                                                                              | S |  |
|---------------------|-----------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Bit Name Type Reset |           |       | Reset | Description                                                                                                                                             |   |  |
|                     |           |       |       | 1b = BUCK2 output falls below 80 % of target                                                                                                            |   |  |
| 0                   | BUCK1_FLT | R/W/C | 1     | BUCK1 Fault status, deglitched with t <sub>DEB_POKB</sub> <b>0b = BUCK1 output is good or BUCK1 is OFF</b> 1b = BUCK1 output falls below 80 % of target |   |  |

# 8.2.40 0x2C VRFLT2\_STS

Voltage regulator fault status register. It is latched to 1 once corresponding regulator detects fault. If the bit is overwritten to 1, the corresponding bit is newly updated by current status.

Table 66. 0x2C VRFLT2\_STS

| 0x2C | - VRFLT2_STS |       |       | Reset Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | S          |  |
|------|--------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|
| Bit  | Name         | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |            |  |
| 7:5  | RSVD         | R/W/C | 000   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |  |
| 4    | LDO5_FLT     | R/W/C | 0     | LDO5 Fault status, deglitched wit<br><b>0b = LDO5 output is good or L</b> I<br>1b = LDO5 output falls below 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OO5 is OFF |  |
| 3    | LDO4_FLT     | R/W/C | 0     | LDO4 Fault status, deglitched wit <b>0b = LDO4 output is good or LE</b> 1b = LDO4 output falls below 80 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OO4 is OFF |  |
| 2    | LDO3_FLT     | R/W/C | 0     | LDO3 Fault status, deglitched wit <b>0b = LDO3 output is good or LE</b> 1b = LDO3 output falls below 80 or 10 output falls below 80 output falls 80 outpu | OO3 is OFF |  |
| 1    | LDO2_FLT     | R/W/C | 0     | LDO2 Fault status, deglitched wit <b>0b = LDO2 output is good or LE</b> 1b = LDO2 output falls below 80 °                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OO2 is OFF |  |
| 0    | LDO1_FLT     | R/W/C | 0     | LDO1 Fault status, deglitched wit <b>0b = LDO1 output is good or LE</b> 1b = LDO1 output falls below 80 or 10 output falls below 80 output falls 80 o | OO1 is OFF |  |

## 8.2.41 0x2D VRFLT1\_MASK

VR fault mask bit. Once the bit is masked, PCA9450 doesn't enter Fault shutdown even if fault condition of corresponding regulator happens

Table 67. 0x2D VRFLT1 MASK

| Idolo | OT. UXZD VINI ETT_WASK |      |       |                                              |   |
|-------|------------------------|------|-------|----------------------------------------------|---|
| 0x2D  | - VRFLT1_MASK          |      |       | Reset Type                                   | S |
| Bit   | Name                   | Туре | Reset | Description                                  |   |
| 7     | RSVD                   | R/W  | 0     | Reserved                                     |   |
| 6     | RSVD                   | R/W  | 0     | Reserved                                     |   |
| 5     | BUCK6_FLT_M            | R/W  | 1     | BUCK6 FLT mask<br>0b = Unmask<br>1b = Masked |   |

PCA9450

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

## Power management IC for i.MX 8M application processor family

Table 67. 0x2D VRFLT1\_MASK...continued

| 0x2D | - VRFLT1_MASK |      |       | Reset Type                                   | S |
|------|---------------|------|-------|----------------------------------------------|---|
| Bit  | Name          | Туре | Reset | Description                                  |   |
| 4    | BUCK5_FLT_M   | R/W  | 1     | BUCK5 FLT mask 0b = Unmask 1b = Masked       |   |
| 3    | BUCK4_FLT_M   | R/W  | 1     | BUCK4 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 2    | BUCK3_FLT_M   | R/W  | 1     | BUCK3 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 1    | BUCK2_FLT_M   | R/W  | 1     | BUCK2 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 0    | BUCK1_FLT_M   | R/W  | 1     | BUCK1 FLT mask 0b = Unmask 1b = Masked       |   |

# 8.2.42 0x2E VRFLT2\_MASK

VR fault mask bit. Once the bit is masked, PCA9450 doesn't enter Fault shutdown even if fault condition of corresponding regulator happens

Table 68. 0x2E VRFLT2\_MASK

| 0x2E | - VRFLT2_MASK |       |       | Reset Type                                  | S |
|------|---------------|-------|-------|---------------------------------------------|---|
| Bit  | Name          | Туре  | Reset | Description                                 |   |
| 7    | RSVD          | R/W/C | 0     | Reserved                                    |   |
| 6    | RSVD          | R/W/C | 0     | Reserved                                    |   |
| 5    | RSVD          | R/W/C | 0     | Reserved                                    |   |
| 4    | LDO5_FLT_M    | R/W   | 1     | LDO5 FLT mask 0b = Unmask 1b = Masked       |   |
| 3    | LDO4_FLT_M    | R/W   | 1     | LDO4 FLT mask<br>0b = Unmask<br>1b = Masked |   |
| 2    | LDO3_FLT_M    | R/W   | 1     | LDO3 FLT mask 0b = Unmask 1b = Masked       |   |
| 1    | LDO2_FLT_M    | R/W   | 1     | LDO2 FLT mask 0b = Unmask 1b = Masked       |   |
| 0    | LDO1_FLT_M    | R/W   | 1     | LDO1 FLT mask 0b = Unmask 1b = Masked       |   |

Power management IC for i.MX 8M application processor family

# 9 Application design-in information

## 9.1 Reference schematic

#### 9.1.1 PCA9450AA reference schematic

PCA9450AA reference schematic with i.MX 8M Mini is illustrated in Figure 21.

## Power management IC for i.MX 8M application processor family



PCA9450

Power management IC for i.MX 8M application processor family

## 9.1.2 PCA9450B reference schematic

PCA9450B reference schematic with i.MX 8M Nano is illustrated in Figure 22.



Power management IC for i.MX 8M application processor family

#### 9.1.3 PCA9450C reference schematic

PCA9450C reference schematic with i.MX 8M Plus is illustrated in Figure 23



PCA9450

Power management IC for i.MX 8M application processor family

# 9.2 Typical application

Please follow the recommendations below for your schematic/PCB layout design:

- 1 µF bypass capacitor on VINT and VSYS, located as close as possible to those pins to ground
- Input capacitors must be present on the INB and INL supplies if used
- Output inductors and capacitors must be used on the outputs of the BUCK converters if used
- Output capacitors must be used on the outputs of the LDOs

#### 9.2.1 Buck regulators

#### 9.2.1.1 Inductor selection for buck converters

Each of the converters on PCA9450 typically uses a 0.47 µH output inductor which has to be rated for its DC resistance and saturation current. The DC resistance of the inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest DC resistance must be selected for highest efficiency.

Equation 1 calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current as calculated with Equation 2. This is needed because during heavy load transient the inductor current rises above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vinmax}}{L \times f}$$

$$I_{Lmax} = I_{out.max} + \frac{\Delta I_{L}}{2}$$
(2)

#### Where

- f = switching frequency (2 MHz)
- L = Inductance
- ΔI<sub>L</sub> = Peak to peak inductor ripple current
- I<sub>L.max</sub> = Maximum inductor current

A conservative approach is to select the inductor current rating just for the maximum switch current of the PCA9450

Table 69 shows possible inductors list.

Table 69. Tested inductor list

| Buck                          | Vendor  | Part number     | Size | DCR [mΩ] | Isat [A] | Itemp [A] |
|-------------------------------|---------|-----------------|------|----------|----------|-----------|
| BUCK1, BUCK2,<br>BUCK3, BUCK4 | Sunlord | WPN252012HR47MT | 2520 | 29       | 5.6      | 4.0       |
|                               | Murata  | 1239AS-H-R47M   | 2520 | 39       | 3.8      | 3.7       |
| BUCK5, BUCK6                  | Sunlord | WPN201610UR47MT | 2016 | 28       | 5.0      | 4.1       |
| BOCKS, BOCKS                  | Murata  | 1286AS-H-R47M   | 2016 | 52       | 3.4      | 3.2       |

PCA9450

Power management IC for i.MX 8M application processor family

### 9.2.1.2 Output capacitor selection for buck converters

The fast response adaptive constant ON time control scheme of the buck converters implemented on PCA9450 allows the use of a single typical 22 µF ceramic capacitor for each converter output without compromising on output overshoot/undershoot voltage ripple during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended.

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. Just for completeness, the RMS ripple current is calculated in Equation 3.

$$I_{RMS.COUT} = \text{Vout} \times \frac{1 \cdot \frac{\text{Vout}}{\text{Vin}}}{\text{L} \times \text{f}} \times \frac{1}{2\sqrt{3}}$$
 (3)

At nominal load current, the inductive converters operate in PWM mode. The overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta \text{ Vout} = \text{Vout} \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left( \frac{1}{8 \times Cout \times f} + ESR \right)$$
 (4)

Where

The highest output voltage ripple occurs at the highest input voltage Vin.

At light load currents, the converters operate in PFM mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1 % of the nominal output voltage.

#### 9.2.1.3 Input capacitor selection for buck converters

Low ESR input capacitor is highly recommended for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes because of the nature of buck converter. Each DC-DC converter requires a 10  $\mu$ F ceramic input capacitor on its input pins. The input capacitor could be increased without any limit for better input voltage filtering.

#### 9.2.2 Crystal oscillator

#### 9.2.2.1 Crystal selection

The most important parameters when choosing a crystal are:

- Crystal's required effective load capacitance (typically 6 pF to 15 pF)
- Crystal's ESR (typically 30 k $\Omega$  to 100 k $\Omega$ )
- Tolerance (typically 5 ppm to 30 ppm)

All of these crystal parameters can usually be found in the crystal datasheet.

Power management IC for i.MX 8M application processor family

#### 9.2.2.2 Effective load capacitance

The crystal oscillator (see <u>Figure 24</u>) uses two load capacitors,  $C_{L1}$  and  $C_{L2}$ , as load for the crystal. These capacitors generate, together with the crystal's inductance, the required 180° phase shift of the feedback loop.



From the view of the crystal, these capacitors are a serial connection through GND. Hence, if using two equal capacitors, the values of these capacitors must be twice the required load capacitance. It is also important to consider PCB parasitic capacitances for the calculation of the necessary capacitors according to Equation 5.

$$C_{LOAD} = \frac{C_{L1}^{'} \times C_{L2}^{'}}{C_{L1}^{'} + C_{L2}^{'}}$$
 (5)

Where:

- C'<sub>L1</sub> = C<sub>L1</sub> + C<sub>L1\_P</sub>, C<sub>L1\_P</sub> is PCB parasitic capacitance.
- $C'_{L2} = C_{L2} + C_{L2}_P$ ,  $C_{L2}_P$  is PCB parasitic capacitance.

When using equal capacitors for  $C_{L1}$  and  $C_{L2}$  and a symmetric layout with equal parasitic capacitance on both crystal pins, the effective load capacitance is shown in Equation 6.

$$C_{LOAD} = (C_{L1} + C_{L1\_P})/2$$
 (6)

Example:

Crystal requires 12 pF load.

Parasitic capacitance per pin is 2 pF.

$$C_{L1} = (2 \times C_{Load}) - C_{L1\_P} = (2 \times 12 \text{ pF}) - 2 \text{ pF} = 22 \text{ pF}$$

$$C_{L2} = C_{L1} = 22 \text{ pF}$$

Power management IC for i.MX 8M application processor family

#### 9.2.2.3 Frequency tuning

The crystal oscillator frequency is very much dependent on the load capacitance that is connected. Therefore, measuring the oscillator frequency gives a good indication if the load capacitors that are used match the crystal requirements. This measurement also automatically includes the parasitic PCB and pin capacitances of the application.

It is strongly recommended not to measure the oscillator frequency directly at the crystal pins. The capacitance at the crystal pins is in the range of 10 pF, and the impedance on this signal line is several megaohms. A typical passive probe has a capacitance in the range of 10 pF and an input impedance of approximately 10 M $\Omega$ . Both values are in the range of the oscillator characteristics and heavily influence the behavior of the crystal oscillators. Instead, it is recommended to measure frequency at CLK\_32K\_OUT pin.

Assuming the crystal itself has no tolerance, too low a capacitive load results in a higher oscillator frequency than expected and, vice versa, the frequency is lower than the nominal value, if the load is too high. Therefore, if the oscillation frequency is too high, the value of load capacitors must be increased. When too low frequency is measured, it is necessary to decrease the value of the load capacitors. Comparing the finally optimized capacitors with the crystal data sheet value for load capacitance gives the parasitic capacitance added by the PCB layout and pins.

### 9.3 Layout guide

Layout guide is shown in Figure 25.

# Power management IC for i.MX 8M application processor family



## Power management IC for i.MX 8M application processor family

# 10 Limiting values

Table 70. Limiting values

(Absolute maximum ratings, specified for DC voltage)

| Explanation                 | Pin                                                                          | Conditions         | Min                 | Max                        | Unit |
|-----------------------------|------------------------------------------------------------------------------|--------------------|---------------------|----------------------------|------|
|                             | VSYS, INB13, INB26, INB45, INL1, SWIN                                        |                    | -0.5                | +6.0                       | V    |
|                             | SWOUT                                                                        |                    | -0.5                | SWIN + 0.5                 | V    |
|                             | LX1, LX3                                                                     |                    | -0.5 <sup>[1]</sup> | INB13 + 0.5 <sup>[1]</sup> | V    |
|                             | LX2, LX6                                                                     |                    | -0.5 <sup>[1]</sup> | INB26 + 0.5 <sup>[1]</sup> | V    |
|                             | LX4, LX5                                                                     |                    | -0.5 <sup>[1]</sup> | INB45 + 0.5 <sup>[1]</sup> | V    |
|                             | R_SNSP1, R_SNSP2, R_SNSP3_CFG                                                |                    | -0.5                | VSYS + 0.5                 | V    |
|                             | BUCK_AGND, AGND                                                              |                    | -0.5                | +0.5                       | V    |
| Voltage range (with respect | BUCK4FB, BUCK5FB, BUCK6FB                                                    |                    | -0.5                | VSYS + 0.5                 | V    |
| to EP)                      | LDO1, LDO2, LDO3, LDO4, LDO5                                                 |                    | -0.5                | V <sub>INL1</sub> + 0.5    | V    |
|                             | XTAL_IN, XTAL_OUT                                                            |                    | -0.5                | VSYS + 0.5                 | V    |
|                             | RTC_RESET_B, PMIC_RST_B, CLK_32K_OUT                                         |                    | -0.5                | LDO1 + 0.5                 | V    |
|                             | PMIC_ON_REQ, POR_B PMIC_STBY_REQ,<br>WDOG_B, IRQ_B, SCL, SDA, SD_VSEL, SW_EN |                    | -0.5                | VSYS + 0.5                 | V    |
|                             | SCLH, SDAH                                                                   |                    | -0.5                | SWIN + 0.5                 | V    |
|                             | SCLL, SDAL                                                                   |                    | -0.5                | VINT + 0.5                 | V    |
|                             | VINT                                                                         |                    | -0.5                | +2.0                       | V    |
|                             | LX1, LX2, LX3, LX4                                                           | RMS current        |                     | 5.0                        | Α    |
| Output Current              | LX5, LX6                                                                     | RMS current        |                     | 4.0                        | А    |
|                             | SWIN, SWOUT                                                                  | RMS current        |                     | 0.5                        | А    |
| Junction temperature        |                                                                              |                    | -40                 | +150                       | °C   |
| V                           | All ping                                                                     | HBM (JESD22-001)   | -2                  | +2                         | kV   |
| V <sub>ESD</sub>            | All pins                                                                     | CDM (JESD22-C101E) | -500                | +500                       | V    |

<sup>[1]</sup> LX voltage overshoot and undershoot above or below the absolute maximum rating during power transistor switching period is normal and guaranteed by design as it is already checked in design phase in the point of device safe operating area (SOA) and lifetime.

Power management IC for i.MX 8M application processor family

# 11 Recommended operating conditions

**Table 71. Recommended Operating Conditions** 

| Explanation                        | Pin                 | Conditions | Min | Max  | Unit |
|------------------------------------|---------------------|------------|-----|------|------|
|                                    | VSYS, INL1          |            | 2.7 | 5.5  | V    |
| Voltage range (with respect to EP) | INB13, INB26, INB45 |            | 2.7 | 5.5  | V    |
| ,                                  | SWIN                |            | 2.7 | 5.5  | V    |
| Junction temperature               |                     |            | -40 | +125 | °C   |
| Ambient temperature                |                     |            | -40 | +105 | °C   |

## Power management IC for i.MX 8M application processor family

# 12 Thermal characteristics

#### Table 72. Thermal characteristics

| Symbol   | Parameter                                   | Conditions |         | Тур  | Unit |
|----------|---------------------------------------------|------------|---------|------|------|
| Rth(j-a) | thermal resistance from junction to ambient |            | [1] [2] | 32.1 | °C/W |

<sup>[1]</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment

<sup>[2]</sup> Thermal test board meets JEDEC specification for this package (JESD51-9)

Power management IC for i.MX 8M application processor family

# 13 Electrical characteristics

## 13.1 Top level parameter

Table 73. Top level parameter

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                         | Parameter                 | Conditions                                                                                                                          | Min  | Тур | Max  | Unit     |
|--------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|----------|
| Quiescent C                    | urrent                    |                                                                                                                                     |      |     |      | <u>'</u> |
| L                              | VSYS SNVS Current         | LDO1 and LDO2 are ON and no load, other regulators are OFF, CLK_32K_OUT enabled, PMIC_ON_REQ = L, T <sub>amb</sub> = 25 °C          |      | 23  | 50   | μА       |
| I <sub>Q_</sub> SNVS           | VS13 SINVS Current        | LDO1 and LDO2 are ON and no load, other regulators are OFF, CLK_32K_OUT enabled, PMIC_ON_REQ = L, T <sub>amb</sub> = -40 °C ~105 °C |      | 23  | 120  | μА       |
| I <sub>Q_</sub> STADNDBY       | VSYS Standby current      | LDO1, LDO2, LDO3, LDO4, LDO5,<br>BUCK1, BUCK3, BUCK4, BUCK5,<br>BUCK6 are ON and no load. PMIC_<br>ON_REQ = H, PMIC_STBY_REQ =<br>H |      | 220 | 350  | μА       |
| VSYS                           |                           |                                                                                                                                     |      | l e |      |          |
| V <sub>SYS_UVLO</sub>          | VSYS UVLO                 | VSYS Rising                                                                                                                         | 2.85 | 3.0 | 3.15 | V        |
| V <sub>SYS_UVLO_H</sub>        | VSYS UVLO Hysteresis      | VSYS Falling                                                                                                                        |      | 200 |      | mV       |
| V <sub>SYS_POR</sub>           | VSYS POR                  | VSYS Rising                                                                                                                         | 2.2  | 2.4 | 2.6  | V        |
| V <sub>SYS_POR_H</sub>         | VSYS POR Hysteresis       | VSYS Falling                                                                                                                        |      | 200 |      | mV       |
| VINT                           |                           |                                                                                                                                     |      | l . | I    | '        |
| V <sub>INT</sub>               | Internal Power supply LDO | VSYS = 3.8 V                                                                                                                        | 1.7  | 1.8 | 1.9  | V        |
| Low VSYS                       | 1                         |                                                                                                                                     | ı    |     |      | '        |
| V <sub>LOW_VSYS</sub>          | Low VSYS                  | Low VSYS threshold above V <sub>SYS</sub> _<br><sub>UVLO</sub> , LOW_VSYS [7:6] = 01b                                               | 150  | 200 | 250  | mV       |
| V <sub>LOW_VSYS</sub> _<br>HYS | Low VSYS Hysteresis       |                                                                                                                                     |      | 110 |      | mV       |
| Thermal Shu                    | ıtdown                    |                                                                                                                                     |      | 1   | '    |          |
| T <sub>JSHDN</sub>             | Thermal Shutdown          | Tj Rising, 15 °C hysteresis                                                                                                         |      | 150 |      | °C       |
| T <sub>J105</sub>              | Thermal interrupt1        | Tj Rising, 15 °C hysteresis                                                                                                         | 95   | 105 | 125  | °C       |
| T <sub>J125</sub>              | Thermal interrupt2        | Tj Rising, 15 °C hysteresis                                                                                                         | 115  | 125 | 145  | °C       |
| Logic and C                    | ontrol signals            |                                                                                                                                     |      | ·   |      |          |
| V <sub>IL</sub>                | Input Low level           | PMIC_ON_REQ, PMIC_STBY_<br>REQ, WDOG_B, SD_VSEL,<br>SW_EN, PMIC_RST_B                                                               |      |     | 0.4  | V        |
| V <sub>IH</sub>                | Input High level          | PMIC_ON_REQ, PMIC_STBY_<br>REQ, WDOG_B, SD_VSEL,<br>SW_EN, PMIC_RST_B                                                               | 1.4  |     |      | V        |

PCA9450

# Power management IC for i.MX 8M application processor family

Table 73. Top level parameter...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                          | Parameter                                                | Conditions                                                                                   | Min  | Тур | Max  | Unit |
|---------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----|------|------|
| I <sub>LEAK</sub>               | Logic Input leakage current                              | PMIC_ON_REQ, PMIC_STBY_<br>REQ, WDOG_B, SD_VSEL:<br>V <sub>Logic</sub> = 5.5 V, VSYS = 5.5 V | -0.5 |     | +0.5 | μΑ   |
| R <sub>PD</sub>                 | Internal Pull-down resistor                              | SW_EN                                                                                        |      | 1.2 |      | ΜΩ   |
| V <sub>OL</sub>                 | Output Low level                                         | RTC_RESET_B, IRQB, POR_B, I <sub>OL</sub> = 6 mA                                             |      |     | 0.4  | V    |
| R <sub>PU</sub>                 | Internal Pull-up resistor                                | RTC_RESET_B, PMIC_RST_B to LDO1                                                              |      | 100 |      | ΚΩ   |
| Logic signa                     | (PCA9450B/PCA9450C                                       |                                                                                              | 1    |     | 1    |      |
| V <sub>IL</sub>                 | Input Low level                                          | R_SNSP3_CFG                                                                                  |      |     | 0.4  | V    |
| V <sub>IH</sub>                 | Input High level                                         | R_SNSP3_CFG                                                                                  | 1.4  |     |      | V    |
| I <sub>LEAK</sub>               | Logic Input leakage current                              | R_SNSP3_CFG<br>V <sub>Logic</sub> = 5.5 V, VSYS = 5.5 V                                      | -1   |     | +1   | μΑ   |
| Timing spec                     | ;                                                        |                                                                                              | 1    |     | 1    |      |
| t <sub>DEB_POKB</sub>           | Debounce time of regulator POKB                          |                                                                                              | 320  | 400 | 480  | μs   |
| t <sub>DEB_POKB_</sub><br>sw    | Debounce time of Load<br>SW POKB                         |                                                                                              | 240  | 300 | 360  | μs   |
| t <sub>DEB_WDOGB</sub>          | Debounce time of WDOG_B                                  |                                                                                              | 90   | 120 | 150  | μs   |
| t <sub>DEB_PMIC_</sub><br>RST_B | Debounce time of PMIC_RST_B                              | T_PMIC_RST_DEB[2:0] = 001b                                                                   | 40   | 50  | 60   | ms   |
| t <sub>SNVS_PU</sub>            | Time to 90 % of LDO1 from VSYS UVLO detected             |                                                                                              | 16   | 20  | 24   | ms   |
| t <sub>RTC_RST</sub>            | Time to RTC_RESET_B release from LDO2 POK                |                                                                                              | 16   | 20  | 24   | ms   |
| t <sub>32K_EN</sub>             | Time to 32K buffer enable from LDO2 POK                  |                                                                                              | 8    | 10  | 12   | ms   |
| t <sub>rtc_tran</sub>           | Time to transition to Xtal osc after RTC_RESET_B release |                                                                                              | 0.8  | 1   | 1.2  | sec  |
| t <sub>ON_DEB</sub>             | PMIC_ON_REQ high debounce time                           | Programmable, Ton_Deb[1:0] = 01b                                                             | 16   | 20  | 24   | ms   |
| t <sub>STEP</sub>               | Time step to turn on each regulator                      | Programmable, Tstep[1:0] = 01b                                                               | 1.6  | 2   | 2.4  | ms   |
| t <sub>OFF_STEP</sub>           | Time step to turn off each regulator                     | Programmable, Toff_step[1:0] = 10b                                                           | 6    | 8   | 10   | ms   |
| t <sub>OFF_DEB</sub>            | PMIC_ON_REQ low debounce time                            | Programmable, Toff_Deb = 0b                                                                  | 90   | 120 | 150  | μs   |

# Power management IC for i.MX 8M application processor family

Table 73. Top level parameter...continued

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                   | Parameter                                                         | Conditions                                                      | Min | Тур | Max | Unit |
|--------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PORB</sub>        | Time from LDO5 POK to POR_B release during Power on seq           |                                                                 | 16  | 20  | 24  | ms   |
| t <sub>FLT_SD_PU</sub>   | Fault time to POK after regulator enable during power up sequence | At power up sequence                                            | 8   | 10  | 12  | ms   |
| t <sub>FLT_POK_MSK</sub> | POK mask time when regulator is enabled at RUN/Standby mode       |                                                                 | 1.6 | 2   | 2.4 | ms   |
| t <sub>FLT_THSD</sub>    | Time to enter FAULT_<br>SD when thermal Fault<br>occurs           |                                                                 | 170 | 210 | 250 | μs   |
| t <sub>FLT_SD_STAY</sub> | Time to stay at FAULT_<br>SD to move other mode                   |                                                                 | 80  | 100 | 120 | ms   |
| t <sub>FLT_SD_WAIT</sub> | Wait time to enter FAULT_SD after fault interrupt                 | At Standby and Run mode,<br>programmable, tFLT_SD_WAIT =<br>0b1 | 80  | 100 | 120 | ms   |
| trestart                 | Wait time to start power up after power down at cold reset        | Programmable, Trestart = 0b                                     | 200 | 250 | 300 | ms   |
| t <sub>WRESET</sub>      | POR_B low time at<br>Warm reset                                   |                                                                 | 16  | 20  | 24  | ms   |

# Power management IC for i.MX 8M application processor family

## 13.2 I2C level translator

Table 74. I2C level translator Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                           | Parameter                     | Conditions                                                | Min            | Тур | Max  | Unit |
|----------------------------------|-------------------------------|-----------------------------------------------------------|----------------|-----|------|------|
| VDDH                             | Operating voltage             | Internally tied to SWIN                                   | 2.7            |     | 5.5  | V    |
| I <sub>VDDH</sub>                | Shutdown current              | SWIN = 3.3 V, I2C_LT_EN bit = 0b                          |                | 1   | 5    | μΑ   |
| I <sub>VDDH</sub>                | Active current                | SWIN = 3.3 V, I2C_LT_EN bit = 1b,<br>SCLL, SDAL = 1.8 V   |                | 60  | 90   | μΑ   |
| I <sub>VDDH</sub>                | Active current                | SWIN = 3.3 V, I2C_LT_EN bit = 1b,<br>SCLL, SDAL = 0 V     |                | 715 | 850  | μΑ   |
| V <sub>IH</sub>                  | High level input voltage      | SWIN = 3.3 V, I2C_LT_EN bit = 1b                          | VINT –<br>0.2  |     |      | V    |
| V <sub>IL</sub>                  | Low level input voltage       | SWIN = 3.3 V, I2C_LT_EN bit = 1b                          |                |     | 0.15 | V    |
| V <sub>OH</sub>                  | High level output voltage     | SWIN = 3.3 V, I2C_LT_EN bit = 1b, I <sub>OL</sub> = 20 µA | 0.75 *<br>SWIN |     |      | V    |
| V <sub>OL</sub>                  | Low level output voltage      | SWIN = $3.3$ V, I2C_LT_EN bit = 1b, $I_{OL}$ = 1 mA       |                |     | 0.4  | V    |
| C <sub>I/O</sub> <sup>[1]</sup>  | Input Output capacitance      | SWIN = 3.3 V                                              |                | 5   |      | pF   |
| t <sub>PHL</sub> <sup>[1]</sup>  | High to Low propagation delay | SWIN = 3.3 V, SCL/SDA to SCLH/<br>SDAH                    |                | 4.0 | 4.7  | ns   |
| t <sub>PLH</sub> <sup>[1]</sup>  | Low to High propagation delay | SWIN = 3.3 V, SCL/SDA to SCLH/<br>SDAH                    |                | 5.0 | 6.8  | ns   |
| t <sub>PHL</sub> <sup>[1]</sup>  | High to Low propagation delay | SWIN = 3.3 V, SCLH/SDAH to SCL/<br>SDA                    |                | 4.0 | 4.5  | ns   |
| t <sub>PLH</sub> <sup>[1]</sup>  | Low to High propagation delay | SWIN = 3.3 V, SCLH/SDAH to SCL/<br>SDA                    |                | 4.0 | 4.5  | ns   |
| t <sub>en</sub> <sup>[1]</sup>   | Enable time                   | SWIN = 3.3 V, from I2C enable                             |                | 100 |      | μs   |
| f <sub>data</sub> <sup>[1]</sup> | Data rate                     |                                                           |                |     | 20   | Mbps |

<sup>[1]</sup> Guaranteed by design

Power management IC for i.MX 8M application processor family

# 13.3 BUCK1 (PCA9450AA/PCA9450B)

# Table 75. BUCK1 (PCA9450AA/PCA9450B)

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK1}$  = 0.85 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                              | Parameter                             | Conditions                                                                                         | Min  | Тур  | Max    | Unit  |
|-------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|--------|-------|
| V <sub>INB13</sub>                  | Input voltage range                   | INB13 pin                                                                                          | 2.85 |      | 5.5    | V     |
| I <sub>Shutdown</sub>               | Shutdown current                      | Regulator disabled, V <sub>INB13</sub> = 5.0 V                                                     |      | 0.1  |        | μΑ    |
| IQ                                  | Quiescent current                     | Regulator enabled, No load, No switching                                                           |      | 20   |        | μА    |
| I <sub>OUT_MAX</sub>                | Max Output Current                    |                                                                                                    | 3000 |      |        | mA    |
| V <sub>BUCK1</sub>                  | Programmable Output voltage range     | I2C programmable, 12.5 mV step                                                                     | 0.6  |      | 2.1875 | V     |
| V                                   | DC Output Voltage                     | V <sub>INB13</sub> = 3.8 V, V <sub>BUCK1_OUT</sub> = 0.85 V, IOUT = 0 A, FPWM mode, 25 °C          | -0.6 |      | +0.6   | %     |
| V <sub>BUCK1_OUT</sub>              | Accuracy                              | $V_{\text{INB13}}$ = 3.8 V, $V_{\text{BUCK1}\_\text{OUT}}$ = 0.85 V, IOUT = 0 A, FPWM mode         | -2   |      | +2     | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$ | DC Line regulation                    | V <sub>INB13</sub> = 3 V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                           |      | 2    |        | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK1_OUT</sub> = 0.85 V                   |      | 3    |        | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> (1 A/μs slope), V <sub>BUCK1_OUT</sub> = 0.85 V |      | 50   |        | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>    | Output voltage Ripple                 | FPWM mode                                                                                          |      | 10   |        | mV    |
| f <sub>SW</sub>                     | Switching Frequency in CCM            |                                                                                                    |      | 2    |        | MHz   |
|                                     | High Side P-FET R <sub>DSON</sub>     | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 87   |        | mΩ    |
| R <sub>DSON</sub>                   | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 45   |        | mΩ    |
| 1                                   | High side current limit               | V <sub>INB13</sub> = 3.8 V                                                                         | 4.0  | 4.5  | 5.0    | Α     |
| I <sub>LIM</sub>                    | Low side current limit                | V <sub>INB13</sub> = 3.8 V                                                                         | 2.5  | 3.0  | 3.7    | Α     |
| t <sub>START</sub> [1]              | Startup time                          | EN rising to 90 % of output voltage                                                                |      | 250  | 500    | μs    |
| V <sub>RAMP</sub> <sup>[1]</sup>    | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b                                                                      |      | 12.5 |        | mV/µs |
| V <sub>soft_strup</sub> [1]         | Soft-start slew rate                  |                                                                                                    |      | 12.5 |        | mV/µs |
| R <sub>DIS</sub>                    | Output Active Discharge<br>Resistance |                                                                                                    |      | 100  | 150    | Ω     |
| POK                                 | Output Power good                     |                                                                                                    |      | 85   | 95     | %     |
| L <sup>[1]</sup>                    | Inductor value                        |                                                                                                    |      | 0.47 |        | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>     | Output capacitance                    | Minimum nominal capacitance                                                                        | 22   |      |        | μF    |

<sup>[1]</sup> Guaranteed by design

Power management IC for i.MX 8M application processor family

# 13.4 Dual Phase BUCK1 (PCA9450C)

Table 76. Dual Phase BUCK1 (PCA9450C)

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK1}$  = 0.85 V,  $C_{OUT}$  = 44  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                                 | Parameter                             | Conditions                                                                                         | Min  | Тур  | Max    | Unit  |
|----------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|--------|-------|
| V <sub>INB13</sub>                     | Input voltage range                   | INB13 pin                                                                                          | 2.85 |      | 5.5    | V     |
| I <sub>Shutdown</sub>                  | Shutdown current                      | Regulator disabled, V <sub>INB13</sub> = 5.0 V                                                     |      | 0.2  |        | μA    |
| IQ                                     | Quiescent current                     | Regulator enabled, No load, No switching                                                           |      | 20   |        | μA    |
| I <sub>OUT_MAX</sub>                   | Max Output Current                    |                                                                                                    | 6000 |      |        | mA    |
| V <sub>BUCK1</sub>                     | Programmable Output voltage range     | I2C programmable, 12.5 mV step                                                                     | 0.6  |      | 2.1875 | V     |
| V                                      | DC Output Voltage                     | V <sub>INB13</sub> = 3.8 V, V <sub>BUCK1_OUT</sub> = 0.85 V, IOUT = 0 A, FPWM mode, 25 °C          | -0.6 |      | +0.6   | %     |
| V <sub>BUCK1_OUT</sub>                 | Accuracy                              | V <sub>INB13</sub> = 3.8 V, V <sub>BUCK1_OUT</sub> = 0.85 V, IOUT = 0 A, FPWM mode                 | -2   |      | +2     | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$    | DC Line regulation                    | V <sub>INB13</sub> = 3 V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                           |      | 2    |        | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK1_OUT</sub> = 0.85 V                   |      | 3    |        | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> (1 A/μs slope), V <sub>BUCK3_OUT</sub> = 0.85 V |      | 50   |        | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>       | Output voltage Ripple                 | FPWM mode                                                                                          |      | 10   |        | mV    |
| f <sub>SW</sub>                        | Switching Frequency in CCM            |                                                                                                    |      | 2    |        | MHz   |
| D                                      | High Side P-FET R <sub>DSON</sub>     | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 87   |        | mΩ    |
| R <sub>DSON</sub>                      | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 45   |        | mΩ    |
| 1                                      | High side current limit               | V <sub>INB13</sub> = 3.8 V, each phase                                                             | 4.0  | 4.5  | 5.0    | Α     |
| I <sub>LIM</sub>                       | Low side current limit                | V <sub>INB13</sub> = 3.8 V, each phase                                                             | 2.5  | 3.0  | 3.7    | Α     |
| t <sub>START</sub> <sup>[1]</sup>      | Startup time                          | EN rising to 90 % of output voltage                                                                |      | 250  | 500    | μs    |
| V <sub>RAMP</sub> <sup>[1]</sup>       | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b                                                                      |      | 12.5 |        | mV/μs |
| V <sub>soft_strup</sub> <sup>[1]</sup> | Soft-start slew rate                  |                                                                                                    |      | 12.5 |        | mV/μs |
| POK                                    | Output Power good                     |                                                                                                    | 75   | 85   | 95     | %     |
| R <sub>DIS</sub>                       | Output Active Discharge<br>Resistance | One phase buck                                                                                     |      | 100  | 150    | Ω     |
| L <sup>[1]</sup>                       | Inductor value                        | Each phase                                                                                         |      | 0.47 |        | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>        | Output capacitance                    | Minimum nominal capacitance                                                                        | 44   |      |        | μF    |

<sup>[1]</sup> Guaranteed by design

# Power management IC for i.MX 8M application processor family

## 13.5 BUCK2

Table 77. BUCK2

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK2}$  = 0.85 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                                 | Parameter                             | Conditions                                                                                         | Min  | Тур  | Max    | Unit  |
|----------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|--------|-------|
| V <sub>INB26</sub>                     | Input voltage range                   | INB26 pin                                                                                          | 2.85 |      | 5.5    | V     |
| I <sub>Shutdown</sub>                  | Shutdown current                      | Regulator disabled, V <sub>INB26</sub> = 5.0 V                                                     |      | 0.1  |        | μΑ    |
| IQ                                     | Quiescent current                     | Regulator enabled, No load, No switching                                                           |      | 20   |        | μA    |
| I <sub>OUT_MAX</sub>                   | Max Output Current                    |                                                                                                    | 3000 |      |        | mA    |
| V <sub>BUCK2</sub>                     | Programmable Output voltage range     | I2C programmable, 12.5 mV step                                                                     | 0.6  |      | 2.1875 | V     |
| V <sub>BUCK2_OUT</sub>                 | DC Output Voltage                     | V <sub>INB26</sub> = 3.8 V, V <sub>BUCK2_OUT</sub> = 0.85 V, IOUT = 0A, FPWM mode, 25 °C           | -0.6 |      | +0.6   | %     |
| _                                      | Accuracy                              | V <sub>INB26</sub> = 3.8 V, V <sub>BUCK2_OUT</sub> = 0.85 V, IOUT = 0A, FPWM mode                  | -2   |      | +2     | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$    | DC Line regulation                    | V <sub>INB26</sub> = 3 V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                           |      | 2    |        | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK2_OUT</sub> = 0.85 V                   |      | 3    |        | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> (1 A/μs slope), V <sub>BUCK2_OUT</sub> = 0.85 V |      | 50   |        | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>       | Output voltage Ripple                 | FPWM mode                                                                                          |      | 10   |        | mV    |
| f <sub>SW</sub>                        | Switching Frequency in CCM            |                                                                                                    |      | 2    |        | MHz   |
|                                        | High Side P-FET R <sub>DSON</sub>     | V <sub>INB26</sub> = 3.8 V, including bonding wire                                                 |      | 87   |        | mΩ    |
| R <sub>DSON</sub>                      | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB26</sub> = 3.8 V, including bonding wire                                                 |      | 45   |        | mΩ    |
| 1                                      | High side current limit               | V <sub>INB26</sub> = 3.8 V                                                                         | 4.0  | 4.5  | 5.0    | Α     |
| I <sub>LIM</sub>                       | Low side current limit                | V <sub>INB26</sub> = 3.8 V                                                                         | 2.5  | 3.0  | 3.7    | Α     |
| t <sub>START</sub> <sup>[1]</sup>      | Startup time                          | EN rising to 90 % of output voltage                                                                |      | 250  | 500    | μs    |
| V <sub>RAMP</sub> <sup>[1]</sup>       | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b                                                                      |      | 12.5 |        | mV/μs |
| V <sub>soft_strup</sub> <sup>[1]</sup> | Soft-start slew rate                  |                                                                                                    |      | 12.5 |        | mV/μs |
| POK                                    | Output Power good                     |                                                                                                    | 75   | 85   | 95     | %     |
| R <sub>DIS</sub>                       | Output Active Discharge<br>Resistance |                                                                                                    |      | 100  | 150    | Ω     |
| L <sup>[1]</sup>                       | Inductor value                        |                                                                                                    |      | 0.47 |        | μН    |
| C <sub>OUT</sub> <sup>[1]</sup>        | Output capacitance                    | Minimum nominal capacitance                                                                        | 22   |      |        | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

# 13.6 BUCK3 (PCA9450AA)

Table 78. BUCK3 (PCA9450AA)

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK3}$  = 0.85 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                              | Parameter                             | Conditions                                                                                         | Min  | Тур  | Max    | Unit  |
|-------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|--------|-------|
| V <sub>INB13</sub>                  | Input voltage range                   | INB13 pin                                                                                          | 2.85 |      | 5.5    | V     |
| Shutdown                            | Shutdown current                      | Regulator disabled, V <sub>INB13</sub> = 5.0 V                                                     |      | 0.1  |        | μΑ    |
| IQ                                  | Quiescent current                     | Regulator enabled, No load, No switching                                                           |      | 20   |        | μΑ    |
| I <sub>OUT_MAX</sub>                | Max Output Current                    |                                                                                                    | 3000 |      |        | mA    |
| V <sub>BUCK3</sub>                  | Programmable Output voltage range     | I2C programmable, 12.5 mV step                                                                     | 0.6  |      | 2.1875 | V     |
| V                                   | DC Output Voltage                     | V <sub>INB13</sub> = 3.8 V, V <sub>BUCK3_OUT</sub> = 0.85 V, IOUT = 0 A, FPWM mode, 25 °C          | -0.6 |      | +0.6   | %     |
| V <sub>вискз_оит</sub>              | Accuracy                              | $V_{\text{INB13}}$ = 3.8 V, $V_{\text{BUCK3\_OUT}}$ = 0.85 V, IOUT = 0 A, FPWM mode                | -2   |      | +2     | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$ | DC Line regulation                    | V <sub>INB13</sub> = 3 V to 5 V, I <sub>OUT</sub> = I <sub>OUT_MAX</sub>                           |      | 2    |        | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK3_OUT</sub> = 0.85 V                   |      | 3    |        | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> (1 A/μs slope), V <sub>BUCK3_OUT</sub> = 0.85 V |      | 50   |        | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>    | Output voltage Ripple                 | FPWM mode                                                                                          |      | 10   |        | mV    |
| f <sub>SW</sub>                     | Switching Frequency in CCM            |                                                                                                    |      | 2    |        | MHz   |
|                                     | High Side P-FET R <sub>DSON</sub>     | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 87   |        | mΩ    |
| R <sub>DSON</sub>                   | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB13</sub> = 3.8 V, including bonding wire                                                 |      | 45   |        | mΩ    |
| 1                                   | High side current limit               | V <sub>INB13</sub> = 3.8 V                                                                         | 4.0  | 4.5  | 5.0    | Α     |
| I <sub>LIM</sub>                    | Low side current limit                | V <sub>INB13</sub> = 3.8 V                                                                         | 2.5  | 3.0  | 3.7    | А     |
| t <sub>START</sub> <sup>[1]</sup>   | Startup time                          | EN rising to 90 % of output voltage                                                                |      | 250  | 500    | μs    |
| V <sub>RAMP</sub> <sup>[1]</sup>    | Output voltage slew rate              | Programmable, RAMP[1:0] = 01b                                                                      |      | 12.5 |        | mV/μs |
| V <sub>soft_strup</sub> [1]         | Soft-start slew rate                  |                                                                                                    |      | 12.5 |        | mV/μs |
| POK                                 | Output Power good                     |                                                                                                    | 75   | 85   | 95     | %     |
| R <sub>DIS</sub>                    | Output Active Discharge<br>Resistance |                                                                                                    |      | 100  | 150    | Ω     |
| L <sup>[1]</sup>                    | Inductor value                        |                                                                                                    |      | 0.47 |        | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>     | Output capacitance                    | Minimum nominal capacitance                                                                        | 22   |      |        | μF    |

<sup>[1]</sup> Guaranteed by design

# Power management IC for i.MX 8M application processor family

## 13.7 BUCK4

Table 79. BUCK4

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK4}$  = 3.3 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                                 | Parameter                             | Conditions                                                                                      | Min  | Тур  | Max  | Unit  |
|----------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>INB45</sub>                     | Input voltage range                   | INB45 pin                                                                                       | 2.85 |      | 5.5  | V     |
| I <sub>Shutdown</sub>                  | Shutdown current                      | Regulator disabled, V <sub>INB45</sub> = 5.0 V                                                  |      | 0.1  |      | μA    |
| IQ                                     | Quiescent current                     | Regulator enabled, No load, No switching                                                        |      | 20   |      | μΑ    |
| I <sub>OUT_MAX</sub>                   | Max Output Current                    |                                                                                                 | 3000 |      |      | mA    |
| V <sub>BUCK4</sub>                     | Programmable Output voltage range     | I2C programmable, 25 mV step                                                                    | 0.6  |      | 3.4  | V     |
| W                                      | DC Output Voltage                     | $V_{\text{INB45}}$ = 3.8 V, $V_{\text{BUCK4\_OUT}}$ = 3.3 V, IOUT = 0 A, FPWM mode, 25 °C       | -0.5 |      | +0.5 | %     |
| V <sub>BUCK4_OUT</sub>                 | Accuracy                              | $V_{\text{INB45}}$ = 3.8 V, $V_{\text{BUCK4\_OUT}}$ = 3.3 V, IOUT = 0 A, FPWM mode              | -2   |      | +2   | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$    | DC Line regulation                    | $V_{INB45}$ = 4 V to 5 V, $I_{OUT}$ = $I_{OUT\_MAX}$                                            |      | 2    |      | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK4</sub> _<br><sub>OUT</sub> = 3.3 V |      | 6    |      | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | Transient Load<br>Response            | $I_{OUT}$ changes 0 to $I_{OUT\_MAX}$ (1 A/ $\mu$ s slope), $V_{BUCK4\_OUT}$ = 3.3 V            |      | 160  |      | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>       | Output voltage Ripple                 | FPWM mode                                                                                       |      | 10   |      | mV    |
| f <sub>SW</sub>                        | Switching Frequency in CCM            |                                                                                                 |      | 2    |      | MHz   |
| _                                      | High Side P-FET R <sub>DSON</sub>     | V <sub>INB45</sub> = 3.8 V, including bonding wire                                              |      | 87   |      | mΩ    |
| R <sub>DSON</sub>                      | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB45</sub> = 3.8 V, including bonding wire                                              |      | 45   |      | mΩ    |
| 1                                      | High side current limit               | V <sub>INB45</sub> = 3.8 V                                                                      | 4.0  | 4.5  | 5.0  | Α     |
| I <sub>LIM</sub>                       | Low side current limit                | V <sub>INB45</sub> = 3.8 V                                                                      | 2.5  | 3.0  | 3.7  | Α     |
| t <sub>START</sub> [1]                 | Startup time                          | EN rising to 90 % of output voltage                                                             |      | 250  | 500  | μs    |
| V <sub>soft_strup</sub> <sup>[1]</sup> | Soft-start slew rate                  |                                                                                                 |      | 12.5 |      | mV/μs |
| POK                                    | Output Power good                     |                                                                                                 | 75   | 85   | 95   | %     |
| R <sub>DIS</sub>                       | Output Active Discharge<br>Resistance |                                                                                                 |      | 100  | 150  | Ω     |
| L <sup>[1]</sup>                       | Inductor value                        |                                                                                                 |      | 0.47 |      | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>        | Output capacitance                    | Minimum nominal capacitance                                                                     | 22   | _    | _    | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.8 BUCK5

Table 80. BUCK5

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK5}$  = 1.8 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                                  | Parameter                             | Conditions                                                                                        | Min  | Тур  | Max  | Unit  |
|-----------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>INB45</sub>                      | Input voltage range                   | INB45 pin                                                                                         | 2.85 |      | 5.5  | V     |
| I <sub>Shutdown</sub>                   | Shutdown current                      | Regulator disabled, V <sub>INB45</sub> = 5.0 V                                                    |      | 0.1  |      | μA    |
| IQ                                      | Quiescent current                     | Regulator enabled, No load, No switching                                                          |      |      |      | μА    |
| I <sub>OUT_MAX</sub>                    | Max Output Current                    |                                                                                                   | 2000 |      |      | mA    |
| V <sub>BUCK5</sub>                      | Programmable Output voltage range     | I2C programmable, 25 mV step                                                                      | 0.6  |      | 3.4  | V     |
| V                                       | DC Output Voltage                     | $V_{\text{INB45}}$ = 3.8 V, $V_{\text{BUCK5}\_\text{OUT}}$ = 1.8 V, IOUT = 0 A, FPWM mode, 25 °C  | -0.5 |      | +0.5 | %     |
| V <sub>BUCK5_OUT</sub>                  | Accuracy                              | V <sub>INB45</sub> = 3.8 V, V <sub>BUCK5_OUT</sub> = 1.8 V, IOUT = 0 A, FPWM mode                 | -2   |      | +2   | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$     | DC Line regulation                    | $V_{INB45} = 3 V \text{ to 5 V}, I_{OUT} = I_{OUT\_MAX}$                                          |      | 2    |      | mV/V  |
| ΔV <sub>OUT(ΔΙΟUT)</sub> <sup>[1]</sup> | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK5_</sub><br>OUT = 1.8 V               |      | 7    |      | mV/A  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$     | Transient Load<br>Response            | I <sub>OUT</sub> changes 0 to I <sub>OUT_MAX</sub> (1 A/μs slope), V <sub>BUCK5_OUT</sub> = 1.8 V |      | 50   |      | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>        | Output voltage Ripple                 | FPWM mode                                                                                         |      | 22   |      | mV    |
| f <sub>SW</sub>                         | Switching Frequency in CCM            |                                                                                                   |      | 2    |      | MHz   |
| D                                       | High Side P-FET<br>R <sub>DSON</sub>  | V <sub>INB45</sub> = 3.8 V, including bonding wire                                                |      | 130  |      | mΩ    |
| R <sub>DSON</sub>                       | Low Side N-FET<br>R <sub>DSON</sub>   | V <sub>INB45</sub> = 3.8 V, including bonding wire                                                |      | 70   |      | mΩ    |
| 1                                       | High side current limit               | V <sub>INB45</sub> = 3.8 V                                                                        | 3.0  | 3.5  | 4.0  | А     |
| I <sub>LIM</sub>                        | Low side current limit                | V <sub>INB45</sub> = 3.8 V                                                                        | 1.5  | 2    | 2.7  | А     |
| t <sub>START</sub> <sup>[1]</sup>       | Startup time                          | EN rising to 90 % of output voltage                                                               |      | 250  | 500  | μs    |
| V <sub>soft_strup</sub> <sup>[1]</sup>  | Soft-start slew rate                  |                                                                                                   |      | 12.5 |      | mV/μs |
| POK                                     | Output Power good                     |                                                                                                   | 75   | 85   | 95   | %     |
| R <sub>DIS</sub>                        | Output Active<br>Discharge Resistance |                                                                                                   |      | 100  | 150  | Ω     |
| L <sup>[1]</sup>                        | Inductor value                        |                                                                                                   |      | 0.47 |      | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>         | Output capacitance                    | Minimum nominal capacitance                                                                       | 22   |      |      | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.9 BUCK6

Table 81. BUCK6

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{BUCK6}$  = 1.1 V,  $C_{OUT}$  = 22  $\mu$ F,  $T_{amb}$ = -40 °C to +105 °C

| Symbol                              | Parameter                             | Conditions                                                                                        | Min    | Тур  | Max  | Unit  |
|-------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|--------|------|------|-------|
| V <sub>INB26</sub>                  | Input voltage range                   | INB26 pin                                                                                         | 2.85   |      | 5.5  | V     |
| Shutdown                            | Shutdown current                      | Regulator disabled, V <sub>INB26</sub> = 5.0 V                                                    |        | 0.1  |      | μA    |
| IQ                                  | Quiescent current                     | Regulator enabled, No load, No switching                                                          | - 1/11 |      |      | μΑ    |
| I <sub>OUT_MAX</sub>                | Max Output Current                    |                                                                                                   | 2000   |      |      | mA    |
| V <sub>BUCK6</sub>                  | Programmable Output voltage range     | I2C programmable, 25 mV step                                                                      | 0.6    |      | 3.4  | V     |
| V .                                 | DC Output Voltage                     | $V_{\text{INB26}}$ = 3.8 V, $V_{\text{BUCK6\_OUT}}$ = 1.1 V, IOUT = 0 A, FPWM mode, 25 °C         | -0.8   |      | +0.8 | %     |
| V <sub>виск6_оит</sub>              | Accuracy                              | $V_{\text{INB26}}$ = 3.8 V, $V_{\text{BUCK6\_OUT}}$ = 1.1 V, IOUT = 0 A, FPWM mode                | -2     |      | +2   | %     |
| $\Delta V_{OUT(\Delta VINB)}^{[1]}$ | DC Line regulation                    | $V_{INB26} = 3 V \text{ to 5 V}, I_{OUT} = I_{OUT\_MAX}$                                          |        | 2    |      | mV/V  |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | DC Load regulation                    | 0 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , V <sub>BUCK6</sub> _<br><sub>OUT</sub> = 1.1 V 6 |        |      | mV/A |       |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | Transient Load<br>Response            | $I_{OUT}$ changes 0 to $I_{OUT\_MAX}$ (1 A/ $\mu$ s slope), $V_{BUCK6\_OUT}$ = 1.1 V              |        | 50   |      | mV    |
| ΔV <sub>OUT</sub> <sup>[1]</sup>    | Output voltage Ripple                 | FPWM mode                                                                                         |        | 18   |      | mV    |
| f <sub>sw</sub>                     | Switching Frequency in CCM            |                                                                                                   |        | 2    |      | MHz   |
| D                                   | High Side P-FET R <sub>DSON</sub>     | V <sub>INB26</sub> = 3.8 V, including bonding wire                                                |        | 130  |      | mΩ    |
| R <sub>DSON</sub>                   | Low Side N-FET R <sub>DSON</sub>      | V <sub>INB26</sub> = 3.8 V, including bonding wire                                                |        | 70   |      | mΩ    |
| ı                                   | High side current limit               | V <sub>INB26</sub> = 3.8 V                                                                        | 3.0    | 3.5  | 4.0  | А     |
| I <sub>LIM</sub>                    | Low side current limit                | V <sub>INB26</sub> = 3.8 V                                                                        | 1.5    | 2    | 2.7  | А     |
| t <sub>START</sub> [1]              | Startup time                          | EN rising to 90 % of output voltage                                                               |        | 250  | 500  | μs    |
| V <sub>soft_strup</sub> [1]         | Soft-start slew rate                  |                                                                                                   |        | 12.5 |      | mV/μs |
| POK                                 | Output Power good                     |                                                                                                   | 75     | 85   | 95   | %     |
| R <sub>DIS</sub>                    | Output Active Discharge<br>Resistance |                                                                                                   |        | 100  | 150  | Ω     |
| L <sup>[1]</sup>                    | Inductor value                        |                                                                                                   |        | 0.47 |      | μH    |
| C <sub>OUT</sub> <sup>[1]</sup>     | Output capacitance                    | Minimum nominal capacitance                                                                       | 22     |      |      | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.10 LDO1

-40 °C ~ +105 °C

Table 82. LDO1

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO1}$  = 1.8 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$ =

| Symbol                                 | Parameter                      | Conditions                                                                                                                          | Min  | Тур | Max | Unit  |
|----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>                        | Input voltage range            | INL1 pin                                                                                                                            | 2.85 |     | 5.5 | V     |
| IQ                                     | Quiescent current              | Regulator enabled, No load                                                                                                          |      | 2   |     | μA    |
| I <sub>OUT_MAX</sub>                   | Maximum Output DC<br>Current   | V <sub>IN</sub> > 2.85 V, V <sub>LDO1</sub> = 1.8 V                                                                                 | 10   |     |     | mA    |
| I <sub>LIMIT</sub>                     | Short Current Limit            | Output shorted to GND                                                                                                               | 30   |     | 60  | mA    |
| V <sub>DO</sub>                        | Dropout Voltage                | I <sub>OUT</sub> = I <sub>OUT_MAX,</sub> V <sub>IN</sub> = 3.2 V, L1_<br>OUT[2:0]= 0x7, 3.3 V                                       |      | 35  | 60  | mV    |
|                                        | Nominal output voltage         | I <sup>2</sup> C Programmable, 100 mV step                                                                                          | 1.6  |     | 3.3 | V     |
| $V_{LDO1}$                             | Default voltage                |                                                                                                                                     |      | 1.8 |     | V     |
|                                        | DC accuracy                    | V <sub>LDO1</sub> = 1.8 V, I <sub>Load</sub> = 5 mA                                                                                 | -3   |     | 3   | %     |
| V <sub>NOISE</sub> <sup>[1]</sup>      | Output noise                   | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \%$<br>of $I_{MAX}, V_{LDO1} = 1.8 \text{ V}$                                   |      | 400 |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$          | DC Line regulation             | V <sub>LDO1</sub> +0.3 V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO1)</sub> = 10 % of I <sub>OUT_MAX</sub>                        |      | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$          | DC Load regulation             | $V_{IN} = V_{LDO1} + 0.3 \text{ V to } 5.5 \text{ V},$<br>0 mA < $I_{OUT} < I_{OUT\_MAX}$                                           |      | 0.5 | 1   | %     |
| $\Delta V_{OUT(\Delta VINL)}^{[1]}$    | Transient Line<br>Response     | $V_{LDO1}$ +0.3 V < $V_{IN}$ < 5.5 V, $I_{OUT(LDO1)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                    |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$    | Transient Load<br>Response     | $V_{IN} = V_{LDO1} + 0.3 \text{ V to } 5.5 \text{ V},$<br>1 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , tr = 10 $\mu$ s, $V_{LDO1}$ = 1.8 $V$ | -3   |     | 3   | %     |
| PSRR <sup>[1]</sup>                    | Power Supply Rejection ratio   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                |      | 45  |     | dB    |
| V <sub>soft_strup</sub> <sup>[1]</sup> | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO1</sub>                                                                          |      | 15  |     | mV/μs |
| V <sub>ov_srtup</sub> <sup>[1]</sup>   | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                             |      |     | 10  | mV    |
| t <sub>EN</sub> <sup>[1]</sup>         | Enable time                    | EN rising to 90 % of output voltage                                                                                                 |      | 150 |     | μs    |
| POK                                    | Output Power good              | Percentage of V <sub>LDO1</sub> configuration                                                                                       | 75   | 85  | 92  | %     |
| R <sub>DIS</sub>                       | Active Discharge<br>Resistance |                                                                                                                                     |      | 100 | 150 | Ω     |
| C <sub>OUT</sub> <sup>[1]</sup>        | Output capacitance             | Minimum nominal capacitance                                                                                                         | 1    |     |     | μF    |
|                                        | 1                              | I .                                                                                                                                 |      |     |     |       |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.11 LDO2

Table 83. LDO2 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO2}$  = 0.85 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                               | Parameter                      | Conditions                                                                                                                                | Min  | Тур  | Max | Unit  |
|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------|
| V <sub>IN</sub>                      | Input voltage range            | INL1 pin                                                                                                                                  | 2.85 |      | 5.5 | V     |
| IQ                                   | Quiescent current              | Regulator enabled, No load                                                                                                                |      | 2    |     | μΑ    |
| I <sub>OUT_MAX</sub>                 | Maximum Output DC<br>Current   | V <sub>IN</sub> > 2.8 V, V <sub>LDO2</sub> = 0.8 V                                                                                        | 10   |      |     | mA    |
| I <sub>LIMIT</sub>                   | Short Current Limit            | Output shorted to GND                                                                                                                     | 30   |      | 60  | mA    |
| $V_{DO}$                             | Dropout Voltage                | I <sub>OUT</sub> = I <sub>OUT_MAX,</sub>                                                                                                  |      | 35   | 60  | mV    |
|                                      | Nominal output voltage         | I <sup>2</sup> C Programmable, 50 mV step                                                                                                 | 0.8  |      | 1.5 | V     |
| $V_{LDO2}$                           | Default voltage                |                                                                                                                                           |      | 0.85 |     | V     |
|                                      | DC accuracy                    | V <sub>LDO2</sub> = 0.8 V, I <sub>Load</sub> = 5 mA                                                                                       | -3   |      | 3   | %     |
| V <sub>NOISE</sub> <sup>[1]</sup>    | Output noise                   | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \% \text{ of } I_{MAX}, V_{LDO2} = 0.8 \text{ V}$                                     |      | 400  |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$        | DC Line regulation             | $V_{LDO2}$ +0.3 V < $V_{IN}$ < 5.5 V,<br>$I_{OUT(LDO2)}$ = 10 % of $I_{OUT\_MAX}$ 0.2                                                     |      | 0.2  | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$        | DC Load regulation             | $V_{IN} = V_{LDO2} + 0.3 \text{ V to } 5.5 \text{ V},$<br>0 mA < $I_{OUT} < I_{OUT\_MAX}$                                                 | 0.5  |      | 1   | %     |
| $\Delta V_{OUT(\Delta VINL)}^{[1]}$  | Transient Line Response        | $V_{LDO2}$ +0.3 V < $V_{IN}$ < 5.5 V, $I_{OUT(LDO2)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                          |      | 0.5  |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$  | Transient Load<br>Response     | $V_{IN} = V_{OUT} + 0.3 \text{ V to } 5.5 \text{ V},$<br>1 mA < $I_{OUT} < I_{OUT\_MAX}$ , tr = 10 $\mu$ s,<br>$V_{LDO2} = 0.8 \text{ V}$ | -3   |      | 3   | %     |
| PSRR <sup>[1]</sup>                  | Power Supply Rejection ratio   | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \% \text{ of } I_{OUT\_MAX}$                                                          |      | 60   |     | dB    |
| V <sub>soft_strup</sub> [1]          | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO2</sub>                                                                                |      | 15   |     | mV/μs |
| V <sub>ov_srtup</sub> <sup>[1]</sup> | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                                   |      |      | 10  | mV    |
| t <sub>EN</sub> <sup>[1]</sup>       | Enable time                    | EN rising to 90 % of output voltage                                                                                                       |      | 100  |     | μs    |
| POK                                  | Output Power good              | Percentage of V <sub>LDO2</sub> configuration                                                                                             | 75   | 85   | 92  | %     |
| R <sub>DIS</sub>                     | Active Discharge<br>Resistance |                                                                                                                                           |      | 100  | 150 | Ω     |
| C <sub>OUT</sub> <sup>[1]</sup>      | Output capacitance             | Minimum nominal capacitance                                                                                                               | 1    |      |     | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.12 LDO3

Table 84. LDO3 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO3}$  = 1.8 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 2.2  $\mu$ F,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                               | Parameter                      | Conditions                                                                                                                                                                  | Min  | Тур | Max | Unit  |
|--------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>                      | Input voltage range            | INL1                                                                                                                                                                        | 2.85 |     | 5.5 | V     |
| I <sub>Shutdown</sub>                | Shutdown current               | Regulator disabled, V <sub>IN</sub> = 5.0 V                                                                                                                                 |      | 0.1 |     | μΑ    |
| IQ                                   | Quiescent current              | Regulator enabled, No load                                                                                                                                                  |      | 15  |     | μΑ    |
| I <sub>OUT_MAX</sub>                 | Maximum Output DC<br>Current   | V <sub>IN</sub> > 2.8 V, V <sub>LDO3</sub> = 1.8 V                                                                                                                          | 300  |     |     | mA    |
| I <sub>LIMIT</sub>                   | Short Current Limit            | Output shorted to GND                                                                                                                                                       | 310  |     | 480 | mA    |
| V <sub>DO</sub>                      | Dropout Voltage                | I <sub>OUT</sub> = I <sub>OUT_MAX,</sub> V <sub>IN</sub> = 3.2 V, L3_<br>OUT[4:0] = 0x1F, 3.3 V                                                                             |      | 70  | 100 | mV    |
|                                      | Nominal output voltage         | I <sup>2</sup> C Programmable, 100 mV step                                                                                                                                  | 0.8  |     | 3.3 | V     |
| $V_{LDO3}$                           | Default voltage                |                                                                                                                                                                             |      | 1.8 |     | V     |
|                                      | DC accuracy                    | V <sub>LDO3</sub> = 1.8 V, I <sub>Load</sub> = 5 mA                                                                                                                         | -3   |     | 3   | %     |
| V <sub>NOISE</sub>                   | Output noise                   | $f$ = 10 Hz to 10 kHz, $I_{OUT}$ = 10 % of $I_{MAX}$ , $V_{LDO3}$ = 1.8 V                                                                                                   |      | 150 |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$        | DC Line regulation             | V <sub>LDO3</sub> +0.3 V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO3)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                |      | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$        | DC Load regulation             | $V_{IN} = V_{LDO3} + 0.3 \text{ V to } 5.5 \text{ V},$<br>0 mA < $I_{OUT} < I_{OUT\_MAX}$                                                                                   | 106  |     |     | %     |
| $\Delta V_{OUT(\Delta VINL)}^{[1]}$  | Transient Line<br>Response     | $V_{LDO3}$ +0.3 V < $V_{IN}$ < 5.5 V, $I_{OUT(LDO3)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                                                            |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$  | Transient Load<br>Response     | $V_{IN} = V_{LDO3} + 0.3 \text{ V to } 5.5 \text{ V},$<br>1 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , tr = 10 $\mu$ s,<br>$V_{LDO3} = 1.8 \text{ V}, T_{amb} = 25 ^{\circ}\text{C}$ | -3   |     | 3   | %     |
| PSRR <sup>[1]</sup>                  | Power Supply Rejection ratio   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                                                        |      | 55  |     | dB    |
| V <sub>soft_strup</sub> [1]          | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO3</sub>                                                                                                                  |      | 15  |     | mV/μs |
| V <sub>ov_srtup</sub> <sup>[1]</sup> | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                                                                     |      |     | 10  | mV    |
| t <sub>EN</sub> <sup>[1]</sup>       | Enable time                    | EN rising to 90 % of output voltage                                                                                                                                         |      | 150 |     | μs    |
| POK                                  | Output Power good              | Percentage of V <sub>LDO3</sub> configuration                                                                                                                               | 75   | 85  | 92  | %     |
| R <sub>DIS</sub>                     | Active Discharge<br>Resistance |                                                                                                                                                                             |      | 100 | 150 | Ω     |
| C <sub>OUT</sub> <sup>[1]</sup>      | Output capacitance             | Minimum nominal capacitance                                                                                                                                                 | 2.2  |     |     | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.13 LDO4

Table 85. LDO4 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO4}$  = 0.9 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C  $\sim$  +105 °C

| Symbol                              | Parameter                      | Conditions                                                                                                                                                                  | Min  | Тур | Max | Unit  |
|-------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| V <sub>IN</sub>                     | Input voltage range            | INL1                                                                                                                                                                        | 2.85 |     | 5.5 | V     |
| I <sub>Shutdown</sub>               | Shutdown current               | Regulator disabled, V <sub>IN</sub> = 5.0 V                                                                                                                                 |      | 0.1 |     | μA    |
| IQ                                  | Quiescent current              | Regulator enabled, No load                                                                                                                                                  |      | 15  |     | μA    |
| I <sub>OUT_MAX</sub>                | Maximum Output DC<br>Current   | V <sub>IN</sub> > 2.8, V <sub>LDO4</sub> = 0.9 V                                                                                                                            | 200  |     |     | mA    |
| I <sub>LIMIT</sub>                  | Short Current Limit            | Output shorted to GND                                                                                                                                                       | 210  |     | 330 | mA    |
| V <sub>DO</sub>                     | Dropout Voltage                | I <sub>OUT</sub> = I <sub>OUT_MAX</sub> , V <sub>IN</sub> = 3.2 V, L4_<br>OUT[4:0] = 0x1F, 3.3 V                                                                            |      | 60  | 100 | mV    |
|                                     | Nominal output voltage         | I <sup>2</sup> C Programmable, 100 mV step                                                                                                                                  | 0.8  |     | 3.3 | V     |
| $V_{LDO4}$                          | Default voltage                |                                                                                                                                                                             |      | 0.9 |     | V     |
|                                     | DC accuracy                    | V <sub>LDO4</sub> = 0.9 V, I <sub>Load</sub> = 5 mA                                                                                                                         | -3   |     | 3   | %     |
| V <sub>NOISE</sub>                  | Output noise                   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>MAX</sub> , V <sub>LDO4</sub> = 0.9 V                                                                                |      |     | μV  |       |
| $\Delta V_{OUT(\Delta VINL)}$       | DC Line regulation             | V <sub>LDO4</sub> +0.3 V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO4)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                |      | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$       | DC Load regulation             | $V_{IN} = V_{LDO4} + 0.3 \text{ V to } 5.5 \text{ V},$<br>0 mA < $I_{OUT}$ < $I_{OUT\_MAX}$                                                                                 |      | 0.9 |     | %     |
| $\Delta V_{OUT(\Delta VINL)}^{[1]}$ | Transient Line Response        | $V_{LDO4}$ +0.3 V < $V_{IN}$ < 5.5 V, $I_{OUT(LDO4)}$ = 10 % of $I_{OUT\_MAX}$ , tr = 10 $\mu$ s                                                                            |      | 0.5 |     | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}^{[1]}$ | Transient Load<br>Response     | V <sub>IN</sub> = V <sub>LDO4</sub> +0.3 V to 5.5 V,<br>1 mA < I <sub>OUT</sub> < I <sub>OUT_MAX</sub> , tr = 10 μs,<br>V <sub>LDO4</sub> = 0.9 V, T <sub>amb</sub> = 25 °C | -4   |     | 4   | %     |
| PSRR <sup>[1]</sup>                 | Power Supply Rejection ratio   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                                                        |      | 60  |     | dB    |
| V <sub>soft_strup</sub> [1]         | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO4</sub>                                                                                                                  |      | 20  |     | mV/μs |
| $V_{ov\_srtup}^{[1]}$               | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                                                                     |      |     | 10  | mV    |
| t <sub>EN</sub> <sup>[1]</sup>      | Enable time                    | EN rising to 90 % of output voltage                                                                                                                                         |      | 100 |     | μs    |
| POK                                 | Output Power good              | Percentage of V <sub>LDO4</sub> configuration                                                                                                                               | 75   | 85  | 92  | %     |
| R <sub>DIS</sub>                    | Active Discharge<br>Resistance |                                                                                                                                                                             |      | 100 | 150 | Ω     |
| C <sub>OUT</sub> <sup>[1]</sup>     | Output capacitance             | Minimum nominal capacitance                                                                                                                                                 | 1    |     |     | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.14 LDO5

Table 86. LDO5 Unless otherwise specified, VSYS = 3.8 V,  $V_{INBX}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{LDO5}$  = 3.3 V,  $C_{INL1}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                                 | Parameter                      | Conditions                                                                                                                                                    | Min                                 | Тур | Max | Unit  |
|----------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-------|
|                                        |                                | INL1 pin                                                                                                                                                      | 2.85                                |     | 5.5 | V     |
| V <sub>IN</sub>                        | Input voltage range            | INL1 pin, when V <sub>LDO5</sub> = 3.3 V                                                                                                                      | V <sub>LDO5</sub> + V <sub>DO</sub> |     | 5.5 | V     |
| Shutdown                               | Shutdown current               | Regulator disabled, V <sub>IN</sub> = 5.0 V                                                                                                                   |                                     | 0.1 |     | μΑ    |
| Q                                      | Quiescent current              | Regulator enabled, No load                                                                                                                                    |                                     | 15  |     | μΑ    |
| OUT_MAX                                | Maximum Output DC<br>Current   | $V_{IN} > V_{LDO5} + V_{DO(MAX)}, V_{LDO5} = 3.3 \text{ V}$                                                                                                   | 150                                 |     |     | mA    |
| LIMIT                                  | Short Current Limit            | Output shorted to GND                                                                                                                                         | 160                                 |     | 280 | mA    |
| $V_{DO}$                               | Dropout Voltage                | I <sub>OUT</sub> = I <sub>OUT_MAX</sub> , V <sub>IN</sub> = 3.2 V, L5_<br>OUT_L[3:0] = 0xF, 3.3 V                                                             |                                     | 50  | 100 | mV    |
|                                        | Nominal output voltage         | I <sup>2</sup> C Programmable, 100 mV step                                                                                                                    | 1.8                                 |     | 3.3 | V     |
| ./                                     | Default voltage                | SD_VSEL = Low                                                                                                                                                 |                                     | 3.3 |     | V     |
| $V_{\rm LDO5}$                         | Default voltage                | SD_VSEL = High                                                                                                                                                |                                     | 1.8 |     | V     |
|                                        | DC accuracy                    | V <sub>LDO5</sub> = 1.8 V, I <sub>Load</sub> = 5 mA                                                                                                           | -3                                  |     | 3   | %     |
| V <sub>NOISE</sub>                     | Output noise                   | $f = 10 \text{ Hz to } 10 \text{ kHz}, I_{OUT} = 10 \% \text{ of } I_{MAX}, V_{LDO5} = 3.3 \text{ V}$                                                         |                                     | 300 |     | μV    |
| $\Delta V_{OUT(\Delta VINL)}$          | DC Line regulation             | V <sub>LDO5</sub> +0.3 V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO5)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                  |                                     | 0.2 | 0.5 | %/V   |
| $\Delta V_{OUT(\Delta IOUT)}$          | DC Load regulation             | $V_{IN} = V_{LDO5} + 0.3 \text{ V to } 5.5 \text{ V},$<br>0 mA < $I_{OUT} < I_{OUT\_MAX}$                                                                     |                                     | 0.3 |     | %     |
| $\Delta V_{OUT(\Delta VINL)}^{[1]}$    | Transient Line<br>Response     | V <sub>LDO5</sub> +0.3 V < V <sub>IN</sub> < 5.5 V,<br>I <sub>OUT(LDO5)</sub> = 10 % of I <sub>OUT_MAX</sub>                                                  |                                     | 0.5 |     | %/V   |
| $\Delta V_{ m OUT(\Delta IOUT)}^{[1]}$ | Transient Load<br>Response     | $V_{IN} = V_{LDO5} + 0.3 \text{ V to } 5.5 \text{ V},$<br>1 mA < $I_{OUT}$ < $I_{OUT\_MAX}$ , tr = 10 $\mu$ s,<br>$V_{LDO5} = 3.3 \text{ V}, T_{amb} = 25 °C$ | -3                                  |     | 3   | %     |
| PSRR <sup>[1]</sup>                    | Power Supply Rejection ratio   | f = 10 Hz to 10 kHz, I <sub>OUT</sub> = 10 % of I <sub>OUT_MAX</sub>                                                                                          |                                     | 50  |     | dB    |
| √ <sub>soft_strup</sub> <sup>[1]</sup> | Soft-start slew rate           | I <sub>OUT</sub> = 0 mA, 10 % to 90 % of V <sub>LDO5</sub>                                                                                                    |                                     | 15  |     | mV/μs |
| / <sub>ov_srtup</sub> [1]              | Overshoot at startup           | I <sub>OUT</sub> = 0 mA                                                                                                                                       |                                     |     | 10  | mV    |
| _ '<br>_ [1]<br>EN                     | Enable time                    | EN rising to 90 % of output voltage                                                                                                                           |                                     | 200 |     | μs    |
| POK                                    | Output Power good              | Percentage of V <sub>LDO5</sub> configuration                                                                                                                 | 75                                  | 85  | 92  | %     |
| R <sub>DIS</sub>                       | Active Discharge<br>Resistance |                                                                                                                                                               |                                     | 100 | 150 | Ω     |
| C <sub>OUT</sub> <sup>[1]</sup>        | Output capacitance             | Minimum nominal capacitance                                                                                                                                   | 1                                   |     |     | μF    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

## 13.15 Load SW

Table 87. Load SW

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8 V,  $V_{SWIN}$  = 3.8 V,  $C_{SWIN}$  =  $C_{SWOUT}$  = 1  $\mu$ F,  $T_{amb}$  = -40 °C  $\sim$  +105 °C

| Symbol                         | Parameter                       | Conditions                                                                               | Min | Тур | Max | Unit |
|--------------------------------|---------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>SWIN</sub>              | Input voltage range             | SWIN                                                                                     | 2.8 |     | 5.5 | V    |
| IQ                             | Quiescent current               | Switch enabled, No load, V <sub>SWIN</sub> = 3.3 V                                       |     | 5   | 8   | μΑ   |
| I <sub>SHDN</sub>              | Shut down current               | SWEN = 0 V, V <sub>SWIN</sub> = 3.3 V                                                    |     | 1   | 2.5 | μΑ   |
| I <sub>OC</sub> <sup>[1]</sup> | OverCurrent Threshold           |                                                                                          | 450 | 800 |     | mA   |
| I <sub>sc</sub> <sup>[1]</sup> | Short circuit current threshold |                                                                                          |     | 2   |     | А    |
| R <sub>DSON</sub>              | Switch ON resistance            | V <sub>SWIN</sub> = 3.3 V, I <sub>LOAD</sub> = 200 mA, including bonding wire resistance |     | 150 | 210 | mΩ   |
| t <sub>EN</sub> <sup>[1]</sup> | Enable time                     | Time to SWOUT 10 % from EN pin high, V <sub>SWIN</sub> = 3.3 V                           |     | 90  | 120 | μs   |
| t <sub>ON</sub> <sup>[1]</sup> | Output rise time                | CL = 10 $\mu$ F, V <sub>SWIN</sub> = 3.3 V, SWOUT 10 % to 90 %                           |     | 200 | 500 | μs   |
| R <sub>DIS</sub>               | Active Discharge<br>Resistance  | SWEN = 0 V                                                                               |     | 80  | 120 | Ω    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

#### 13.16 32 kHz Xtal driver

Table 88. 32 kHz Xtal driver

Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8,  $T_{amb}$  = -40 °C ~ +105 °C

| Symbol                             | Parameter                     | Conditions                                        | Min | Тур    | Max | Unit |
|------------------------------------|-------------------------------|---------------------------------------------------|-----|--------|-----|------|
| f <sub>OSC_32K</sub>               | Clock frequency               | Internal Oscillator                               | 29  | 32.77  | 36  | kHz  |
| f <sub>CLK</sub> <sup>[1]</sup>    | Clock frequency               | External 32.768 kHz crystal oscillator            |     | 32.768 |     | kHz  |
| t <sub>RTCSTB</sub> <sup>[1]</sup> | Oscillator stabilization time |                                                   |     | 1000   |     | ms   |
| Duty <sup>[1]</sup>                | Output Duty cycle             | External 32.768 kHz crystal oscillator            | 30  | 50     | 70  | %    |
| V <sub>OL</sub>                    | Output Low level              | I <sub>OL</sub> = 1 mA                            |     |        | 0.4 | V    |
| V <sub>OH</sub>                    | Output High level             | V <sub>LDO1</sub> = 1.8 V, I <sub>OL</sub> = 1 mA | 1.6 |        |     | V    |

<sup>[1]</sup> Guaranteed by design

## Power management IC for i.MX 8M application processor family

# 13.17 I<sup>2</sup>C-bus interface and logic I/O

Table 89. I<sup>2</sup>C-bus interface and logic I/O Unless otherwise specified, VSYS = 3.8 V,  $V_{INBx}$  = 3.8 V,  $V_{INL1}$  = 3.8,  $T_{amb}$ = -40 °C ~ +105 °C

| Symbol                             | Parameter                                                     | Conditions                                                            | Min  | Тур | Max  | Unit |
|------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------|------|-----|------|------|
| SCL, SDA                           |                                                               |                                                                       |      | '   |      | '    |
| f <sub>I2C</sub>                   | I <sup>2</sup> C Clock frequency                              |                                                                       | -    | -   | 1    | MHz  |
| V <sub>IH</sub>                    | High-level Input voltage                                      | SCL, SDA; VSYS= 3.0 V to 5.5 V                                        | 1.2  | -   | -    | V    |
| V <sub>IL</sub>                    | Low-level Input voltage                                       | SCL, SDA; VSYS= 3.0 V to 5.5 V                                        | -    | -   | 0.4  | V    |
| V <sub>hys</sub>                   | Hysteresis of Schmitt trigger inputs                          |                                                                       | 0.01 | -   | -    | V    |
| VOL                                | Low-level output voltage                                      | SDA, Iload = 20 mA, VSYS = 3.0 V to 5.5 V                             | 0    | -   | 0.4  | V    |
| t <sub>HD,STA</sub> <sup>[1]</sup> | Hold time (repeated)<br>START condition                       | Fast mode plus; After this period, the first clock pulse is generated | 0.26 | -   | -    | μs   |
| t <sub>LOW</sub> <sup>[1]</sup>    | LOW period of I2C clock                                       | Fast mode plus                                                        | 0.5  | -   | -    | μs   |
| t <sub>HIGH</sub> <sup>[1]</sup>   | HIGH period of I2C clock                                      | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>SU,STA</sub> <sup>[1]</sup> | Setup time (repeated)<br>START condition                      | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>HD,DAT</sub> <sup>[1]</sup> | Data Hold time                                                | Fast mode plus                                                        | 0    | -   | -    | μs   |
| t <sub>SU,DAT</sub> [1]            | Data Setup time                                               | Fast mode plus                                                        | 50   | -   | -    | ns   |
| t <sub>r</sub> <sup>[1]</sup>      | Rise time of I2C_SCL<br>and<br>I2C_SDA signals                | Fast mode plus                                                        | -    | -   | 120  | ns   |
| t <sub>f</sub> <sup>[1]</sup>      | Fall time of I2C_SCL and I2C_SDA signals                      | Fast mode plus                                                        | -    | -   | 120  | ns   |
| t <sub>SU,STO</sub> <sup>[1]</sup> | Setup time for STOP condition                                 | Fast mode plus                                                        | 0.26 | -   | -    | μs   |
| t <sub>BUF</sub> <sup>[1]</sup>    | Bus free time between STOP and START condition                | Fast mode plus                                                        | 0.5  | -   | -    | μs   |
| t <sub>VD,DAT</sub> <sup>[1]</sup> | Data valid time                                               | Fast mode plus                                                        |      | -   | 0.45 | μs   |
| t <sub>VD,ACK</sub> <sup>[1]</sup> | Data valid acknowledge time                                   | Fast mode plus                                                        |      | -   | 0.45 | μs   |
| t <sub>SP</sub> <sup>[1]</sup>     | Pulse width of spikes that must be suppressed by input filter |                                                                       | 0    | -   | 50   | ns   |

<sup>[1]</sup> Guaranteed by design

Power management IC for i.MX 8M application processor family

# 14 Package outline



#### Power management IC for i.MX 8M application processor family



#### Power management IC for i.MX 8M application processor family



Figure 28. PCB Design Guidelines – Solder Mask Opening Pattern

## Power management IC for i.MX 8M application processor family



PCA9450

## Power management IC for i.MX 8M application processor family



PCA9450

## Power management IC for i.MX 8M application processor family

# 15 Revision history

#### Table 90. Revision history

| Document ID  | Release date      | Description                                                                                                                                                                                       |
|--------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCA9450 v2.3 | 8 July 2024       | Updated per CIN 202406017I:  • Section 7.1: LDO5 min voltage corrected from 0.8 V to 1.8 V  • Figure 3: LDO2 min voltage corrected from 0.85 V to 0.8 V  • Table 70: Added table note for LX pins |
| PCA9450 v2.2 | 15 September 2021 | Product data sheet                                                                                                                                                                                |
| PCA9450 v2.1 | 7 December 2020   | Product data sheet                                                                                                                                                                                |
| PCA9450 v2.0 | 24 September 2020 | Product data sheet                                                                                                                                                                                |
| PCA9450 v1.0 | 19 November 2019  | Product data sheet                                                                                                                                                                                |

Power management IC for i.MX 8M application processor family

# **Legal information**

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCA9450

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

#### Power management IC for i.MX 8M application processor family

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

## Power management IC for i.MX 8M application processor family

## **Tables**

| Tab. 1.  | Ordering information                | 2  | Tab. 47.  | 0x1A BUCK4OUT                      | 41     |
|----------|-------------------------------------|----|-----------|------------------------------------|--------|
| Tab. 2.  | Ordering options                    |    | Tab. 48.  | 0x1B BUCK5CTRL                     |        |
| Tab. 3.  | Pin description                     |    | Tab. 49.  | 0x1C BUCK5OUT                      |        |
| Tab. 4.  | PCA9450 selection guide             |    | Tab. 50.  | 0x1D BUCK6CTRL                     |        |
| Tab. 5.  | SNVS mode                           |    | Tab. 51.  | 0x1E BUCK6OUT                      |        |
| Tab. 6.  | PWRUP mode                          |    | Tab. 52.  | BUCK4, BUCK5, BUCK6 Output voltage |        |
| Tab. 7.  | Power modes summary                 |    | 140. 02.  | table                              | 13     |
| Tab. 7.  | tFLT_THSD                           |    | Tab. 53.  | 0x20 LDO_AD_CTRL                   | <br>15 |
| Tab. 9.  | tFLT_SD_WAIT                        |    | Tab. 53.  | 0x21 LDO1CTRL                      |        |
| Tab. 10. | 0x08 - RESET_CTRL                   |    | Tab. 55.  | 0x22 LDO2CTRL                      |        |
| Tab. 10. |                                     |    |           | 0x23 LDO3CTRL                      |        |
|          | 0x06 – SW_RST                       |    | Tab. 56.  |                                    |        |
| Tab. 12. | trestart                            |    | Tab. 57.  | LDO3 output voltage                |        |
| Tab. 13. | treset                              |    | Tab. 58.  | 0x24 LDO4CTRL                      |        |
| Tab. 14. | PCA9450AA Regulator Control summary | 20 | Tab. 59.  | LDO4 output voltage                |        |
| Tab. 15. | PCA9450B/PCA9450C Regulator Control |    | Tab. 60.  | 0x25 LDO5CTRL_L                    | 48     |
|          | summary                             |    | Tab. 61.  | LDO5 output voltage when SD_VSEL = |        |
| Tab. 16. | PCA9450AA Buck Summary              |    |           | Low                                |        |
| Tab. 17. | PCA9450C Buck Summary               | 22 | Tab. 62.  | 0x26 LDO5CTRL_H                    | 48     |
| Tab. 18. | LDO summary                         |    | Tab. 63.  | LDO5 output voltage when SD_VSEL = |        |
| Tab. 19. | PCA9450 I2C Slave Address           | 27 |           | High                               |        |
| Tab. 20. | Register map                        | 27 | Tab. 64.  | 0x2A LOADSW_CTRL                   | 49     |
| Tab. 21. | 0x00 Device_ID                      | 28 | Tab. 65.  | 0x2B VRFLT1_STS                    | 49     |
| Tab. 22. | 0x01 INT1                           |    | Tab. 66.  | 0x2C VRFLT2_STS                    |        |
| Tab. 23. | 0x02 INT1 MSK                       |    | Tab. 67.  | 0x2D VRFLT1_MASK                   |        |
| Tab. 24. | 0x03 STATUS1                        |    | Tab. 68.  | 0x2E VRFLT2_MASK                   |        |
| Tab. 25. | 0x04 STATUS2                        |    | Tab. 69.  | Tested inductor list               |        |
| Tab. 26. | 0x05 PWRON STAT                     |    | Tab. 70.  | Limiting values                    |        |
| Tab. 27. | 0x06 SW_RST                         |    | Tab. 71.  | Recommended Operating Conditions   |        |
| Tab. 28. | 0x07 PWR_CTRL                       |    | Tab. 71.  | Thermal characteristics            |        |
| Tab. 29. | 0x08 RESET_CTRL                     |    | Tab. 72.  | Top level parameter                |        |
| Tab. 30. |                                     |    |           | I2C level translator               |        |
|          | 0x09 CONFIG1                        |    | Tab. 74.  |                                    |        |
| Tab. 31. | 0x0A CONFIG2                        |    | Tab. 75.  | BUCK1 (PCA9450AA/PCA9450B)         |        |
| Tab. 32. | 0x0C BUCK123_DVS                    |    | Tab. 76.  | Dual Phase BUCK1 (PCA9450C)        |        |
| Tab. 33. | 0x0D BUCK1OUT_LIMIT                 |    | Tab. 77.  | BUCK2                              |        |
| Tab. 34. | 0x0E BUCK2OUT_LIMIT                 |    | Tab. 78.  | BUCK3 (PCA9450AA)                  |        |
| Tab. 35. | 0x0F BUCK3OUT_LIMIT                 |    | Tab. 79.  | BUCK4                              |        |
| Tab. 36. | 0x10 BUCK1CTRL                      |    | Tab. 80.  | BUCK5                              |        |
| Tab. 37. | 0x11 BUCK1OUT_DVS0                  |    | Tab. 81.  | BUCK6                              |        |
| Tab. 38. | 0x12 BUCK1OUT_DVS1                  | 37 | Tab. 82.  | LDO1                               | 75     |
| Tab. 39. | 0x13 BUCK2CTRL                      | 37 | Tab. 83.  | LDO2                               | 76     |
| Tab. 40. | 0x14 BUCK2OUT DVS0                  | 38 | Tab. 84.  | LDO3                               | 77     |
| Tab. 41. | 0x15 BUCK2OUT DVS1                  | 38 | Tab. 85.  | LDO4                               | 78     |
| Tab. 42. | 0x16 BUCK3CTRL                      |    | Tab. 86.  | LDO5                               |        |
| Tab. 43. | 0x17 BUCK3OUT_DVS0                  |    | Tab. 87.  | Load SW                            |        |
| Tab. 44. | 0x18 BUCK3OUT DVS1                  |    | Tab. 88.  | 32 kHz Xtal driver                 |        |
| Tab. 45. | BUCK1, BUCK2, BUCK3 Output voltage  |    | Tab. 89.  | I2C-bus interface and logic I/O    |        |
| 100. 10. | table                               | 40 | Tab. 90.  | Revision history                   |        |
| Tab. 46. | 0x19 BUCK4CTRL                      |    | 140. 50.  | TOVISION HIStory                   |        |
| Figure   | es                                  |    |           |                                    |        |
|          |                                     |    | <b></b> _ | 0.11/0 1. 0.11/0 <del></del>       |        |
| Fig. 1.  | Block diagram                       |    | Fig. 5.   | SNVS mode ON/OFF sequence          |        |
| Fig. 2.  | PCA9450 pin map – Top View          |    | Fig. 6.   | PCA9450AA power ON/OFF sequence    |        |
| Fig. 3.  | PCA9450 functional block diagram    |    | Fig. 7.   | PCA9450B/C power ON/OFF sequence   |        |
| Fig. 4.  | Power States Diagram                | 9  | Fig. 8.   | PCA9450AA mode transition          | 13     |

# Power management IC for i.MX 8M application processor family

| Fig. 9.  | PCA9450 FAULT_SD from Thermal             |    | Fig. 20. | Interrupt diagram                    | 26 |
|----------|-------------------------------------------|----|----------|--------------------------------------|----|
| -        | shutdown                                  | 15 | Fig. 21. | PCA9450AA application schematic      |    |
| Fig. 10. | PCA9450 Fault event                       | 16 | Fig. 22. | PCA9450B application schematic       | 54 |
| Fig. 11. | PCA9450 FAULT_SD from VR Fault except     |    | Fig. 23. | PCA9450C application schematic       | 55 |
| _        | LDO1/LDO2 in RUN/STANDBY                  | 17 | Fig. 24. | Crystal oscillator                   | 58 |
| Fig. 12. | PCA9450AA Cold reset                      | 19 | Fig. 25. | PCA9450 layout                       | 60 |
| Fig. 13. | Warm reset                                | 20 | Fig. 26. | Package outline HVQFN56 (SOT949-6)   | 83 |
| Fig. 14. | DVS functional diagram                    | 22 | Fig. 27. | Package outline HVQFN56 (SOT949-6)   | 84 |
| Fig. 15. | DVS timing                                | 23 | Fig. 28. | PCB Design Guidelines – Solder Mask  |    |
| Fig. 16. | BUCK1/3 configuration                     | 23 |          | Opening Pattern                      | 85 |
| Fig. 17. | 32 kHz Crystal oscillator driver block    |    | Fig. 29. | PCB Design Guidelines - I/O PADS AND |    |
| -        | diagram                                   | 24 | _        | SOLDERABLE AREA                      | 86 |
| Fig. 18. | Load switch internal block diagram        | 25 | Fig. 30. | PCB Design Guidelines – Solder Paste |    |
| Fig. 19. | Architecture of I2C Level translator (One |    | · ·      | Stencil                              | 87 |
| -        | channel)                                  | 26 |          |                                      |    |

## Power management IC for i.MX 8M application processor family

## **Contents**

| 1       | General description                  |    | 8.2.22  | 0x16 BUCK3CTRL                         |    |
|---------|--------------------------------------|----|---------|----------------------------------------|----|
| 2       | Features and benefits                |    | 8.2.23  | 0x17 BUCK3OUT_DVS0                     |    |
| 3       | Applications                         |    | 8.2.24  | 0x18 BUCK3OUT_DVS1                     | 39 |
| 4       | Ordering information                 | 2  | 8.2.25  | 0x19 BUCK4CTRL                         | 40 |
| 5       | Block diagram                        |    | 8.2.26  | 0x1A BUCK4OUT                          |    |
| 6       | Pinning information                  | 4  | 8.2.27  | 0x1B BUCK5CTRL                         | 41 |
| 6.1     | Pinning                              | 4  | 8.2.28  | 0x1C BUCK5OUT                          | 42 |
| 6.2     | Pin description                      |    | 8.2.29  | 0x1D BUCK6CTRL                         | 42 |
| 7       | Functional description               |    | 8.2.30  | 0x1E BUCK6OUT                          | 42 |
| 7.1     | Features                             |    | 8.2.31  | 0x20 LDO_AD_CTRL                       | 45 |
| 7.2     | Functional diagram                   |    | 8.2.32  | 0x21 LDO1CTRL                          |    |
| 7.3     | Power modes                          |    | 8.2.33  | 0x22 LDO2CTRL                          |    |
| 7.3.1   | Off mode                             |    | 8.2.34  | 0x23 LDO3CTRL                          |    |
| 7.3.2   | READY mode                           |    | 8.2.35  | 0x24 LDO4CTRL                          |    |
| 7.3.3   | SNVS mode                            | _  | 8.2.36  | 0x25 LDO5CTRL L                        |    |
| 7.3.4   | PWRUP mode                           |    | 8.2.37  | 0x26 LD05CTRL H                        |    |
| 7.3.5   | PWRDN mode                           |    | 8.2.38  | 0x2A LOADSW CTRL                       |    |
| 7.3.6   | RUN mode                             |    | 8.2.39  | 0x2B VRFLT1 STS                        |    |
| 7.3.7   | STANDBY mode                         |    | 8.2.40  | 0x2C VRFLT2 STS                        |    |
|         |                                      |    |         |                                        |    |
| 7.3.8   | FAULT_SD                             |    | 8.2.41  | 0x2D VRFLT1_MASK                       |    |
| 7.4     | PMIC reset                           |    | 8.2.42  | 0x2E VRFLT2_MASK                       |    |
| 7.5     | Regulator control in each power mode |    | 9       | Application design-in information      |    |
| 7.6     | Regulator summary                    |    | 9.1     | Reference schematic                    |    |
| 7.6.1   | BUCK regulator                       |    | 9.1.1   | PCA9450AA reference schematic          |    |
| 7.6.1.1 | Dynamic voltage scaling              |    | 9.1.2   | PCA9450B reference schematic           |    |
| 7.6.1.2 | BUCK output voltage limiting         |    | 9.1.3   | PCA9450C reference schematic           |    |
| 7.6.1.3 | Dual-phase configuration             |    | 9.2     | Typical application                    |    |
| 7.6.2   | LDO and load switch                  | 23 | 9.2.1   | Buck regulators                        |    |
| 7.7     | 32 kHz Crystal Oscillator Driver     | 24 | 9.2.1.1 | Inductor selection for buck converters | 56 |
| 7.8     | Load switch                          | 24 | 9.2.1.2 | Output capacitor selection for buck    |    |
| 7.9     | I2C level translator                 | 25 |         | converters                             | 57 |
| 7.10    | Interrupt management                 | 26 | 9.2.1.3 | Input capacitor selection for buck     |    |
| 8       | Software interface                   |    |         | converters                             | 57 |
| 8.1     | Register map                         |    | 9.2.2   | Crystal oscillator                     |    |
| 8.2     | Register details                     |    | 9.2.2.1 | Crystal selection                      |    |
| 8.2.1   | 0x00 Device_ID                       |    | 9.2.2.2 | Effective load capacitance             |    |
| 8.2.2   | 0x01 INT1                            |    | 9.2.2.3 | Frequency tuning                       |    |
| 8.2.3   | 0x02 INT1 MSK                        |    | 9.3     | Layout guide                           |    |
| 8.2.4   | 0x03 STATUS1                         |    | 10      | Limiting values                        | 61 |
| 8.2.5   | 0x04 STATUS2                         |    | 11      | Recommended operating conditions       |    |
| 8.2.6   | 0x05 PWRON_STAT                      |    | 12      | Thermal characteristics                |    |
|         | 0x06 SW RST                          | 21 | 13      | Electrical characteristics             | 63 |
| 8.2.7   |                                      |    |         |                                        |    |
| 8.2.8   | 0x07 PWR_CTRL                        |    | 13.1    | Top level parameter                    |    |
| 8.2.9   | 0x08 RESET_CTRL                      |    | 13.2    | I2C level translator                   |    |
| 8.2.10  | 0x09 CONFIG1                         |    | 13.3    | BUCK1 (PCA9450AA/PCA9450B)             |    |
| 8.2.11  | 0x0A CONFIG2                         |    | 13.4    | Dual Phase BUCK1 (PCA9450C)            |    |
| 8.2.12  | 0x0C BUCK123_DVS                     |    | 13.5    | BUCK2                                  |    |
| 8.2.13  | 0x0D BUCK1OUT_LIMIT                  |    | 13.6    | BUCK3 (PCA9450AA)                      |    |
| 8.2.14  | 0x0E BUCK2OUT_LIMIT                  |    | 13.7    | BUCK4                                  | 72 |
| 8.2.15  | 0x0F BUCK3OUT_LIMIT                  | 36 | 13.8    | BUCK5                                  |    |
| 8.2.16  | 0x10 BUCK1CTRL                       | 36 | 13.9    | BUCK6                                  |    |
| 8.2.17  | 0x11 BUCK1OUT_DVS0                   | 37 | 13.10   | LDO1                                   | 75 |
| 8.2.18  | 0x12 BUCK1OUT_DVS1                   |    | 13.11   | LDO2                                   | 76 |
| 8.2.19  | 0x13 BUCK2CTRL                       |    | 13.12   | LDO3                                   | 77 |
| 8.2.20  | 0x14 BUCK2OUT DVS0                   |    | 13.13   | LDO4                                   |    |
| 8.2.21  | 0x15 BUCK2OUT DVS1                   |    | 13.14   | LDO5                                   |    |
| J.L.L I | 0.10 D001.2001_D101                  |    | 10.14   | LD 00                                  | 18 |

# Power management IC for i.MX 8M application processor family

| 13.15 | Load SW                         | 80 |
|-------|---------------------------------|----|
| 13.16 | 32 kHz Xtal driver              | 8  |
| 13.17 | I2C-bus interface and logic I/O | 82 |
| 14    | Package outline                 |    |
| 15    | Revision history                | 88 |
|       | Legal information               |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.